VirtualBox

source: vbox/trunk/src/VBox/Devices/PC/BIOS-new/ata.h@ 40754

Last change on this file since 40754 was 39560, checked in by vboxsync, 12 years ago

BIOS: Initial AHCI CD-ROM support.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 8.1 KB
Line 
1/*
2 * Copyright (C) 2006-2011 Oracle Corporation
3 *
4 * This file is part of VirtualBox Open Source Edition (OSE), as
5 * available from http://www.virtualbox.org. This file is free software;
6 * you can redistribute it and/or modify it under the terms of the GNU
7 * General Public License (GPL) as published by the Free Software
8 * Foundation, in version 2 as it comes in the "COPYING" file of the
9 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
10 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
11 * --------------------------------------------------------------------
12 *
13 * This code is based on:
14 *
15 * ROM BIOS for use with Bochs/Plex86/QEMU emulation environment
16 *
17 * Copyright (C) 2002 MandrakeSoft S.A.
18 *
19 * MandrakeSoft S.A.
20 * 43, rue d'Aboukir
21 * 75002 Paris - France
22 * http://www.linux-mandrake.com/
23 * http://www.mandrakesoft.com/
24 *
25 * This library is free software; you can redistribute it and/or
26 * modify it under the terms of the GNU Lesser General Public
27 * License as published by the Free Software Foundation; either
28 * version 2 of the License, or (at your option) any later version.
29 *
30 * This library is distributed in the hope that it will be useful,
31 * but WITHOUT ANY WARRANTY; without even the implied warranty of
32 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
33 * Lesser General Public License for more details.
34 *
35 * You should have received a copy of the GNU Lesser General Public
36 * License along with this library; if not, write to the Free Software
37 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
38 *
39 */
40
41
42#define ATA_DATA_NO 0x00
43#define ATA_DATA_IN 0x01
44#define ATA_DATA_OUT 0x02
45
46#define ATA_IFACE_NONE 0x00
47#define ATA_IFACE_ISA 0x00
48#define ATA_IFACE_PCI 0x01
49
50#define ATA_MODE_NONE 0x00
51#define ATA_MODE_PIO16 0x00
52#define ATA_MODE_PIO32 0x01
53#define ATA_MODE_ISADMA 0x02
54#define ATA_MODE_PCIDMA 0x03
55#define ATA_MODE_USEIRQ 0x10
56
57// Global defines -- ATA register and register bits.
58// command block & control block regs
59#define ATA_CB_DATA 0 // data reg in/out pio_base_addr1+0
60#define ATA_CB_ERR 1 // error in pio_base_addr1+1
61#define ATA_CB_FR 1 // feature reg out pio_base_addr1+1
62#define ATA_CB_SC 2 // sector count in/out pio_base_addr1+2
63#define ATA_CB_SN 3 // sector number in/out pio_base_addr1+3
64#define ATA_CB_CL 4 // cylinder low in/out pio_base_addr1+4
65#define ATA_CB_CH 5 // cylinder high in/out pio_base_addr1+5
66#define ATA_CB_DH 6 // device head in/out pio_base_addr1+6
67#define ATA_CB_STAT 7 // primary status in pio_base_addr1+7
68#define ATA_CB_CMD 7 // command out pio_base_addr1+7
69#define ATA_CB_ASTAT 6 // alternate status in pio_base_addr2+6
70#define ATA_CB_DC 6 // device control out pio_base_addr2+6
71#define ATA_CB_DA 7 // device address in pio_base_addr2+7
72
73#define ATA_CB_ER_ICRC 0x80 // ATA Ultra DMA bad CRC
74#define ATA_CB_ER_BBK 0x80 // ATA bad block
75#define ATA_CB_ER_UNC 0x40 // ATA uncorrected error
76#define ATA_CB_ER_MC 0x20 // ATA media change
77#define ATA_CB_ER_IDNF 0x10 // ATA id not found
78#define ATA_CB_ER_MCR 0x08 // ATA media change request
79#define ATA_CB_ER_ABRT 0x04 // ATA command aborted
80#define ATA_CB_ER_NTK0 0x02 // ATA track 0 not found
81#define ATA_CB_ER_NDAM 0x01 // ATA address mark not found
82
83#define ATA_CB_ER_P_SNSKEY 0xf0 // ATAPI sense key (mask)
84#define ATA_CB_ER_P_MCR 0x08 // ATAPI Media Change Request
85#define ATA_CB_ER_P_ABRT 0x04 // ATAPI command abort
86#define ATA_CB_ER_P_EOM 0x02 // ATAPI End of Media
87#define ATA_CB_ER_P_ILI 0x01 // ATAPI Illegal Length Indication
88
89// ATAPI Interrupt Reason bits in the Sector Count reg (CB_SC)
90#define ATA_CB_SC_P_TAG 0xf8 // ATAPI tag (mask)
91#define ATA_CB_SC_P_REL 0x04 // ATAPI release
92#define ATA_CB_SC_P_IO 0x02 // ATAPI I/O
93#define ATA_CB_SC_P_CD 0x01 // ATAPI C/D
94
95// bits 7-4 of the device/head (CB_DH) reg
96#define ATA_CB_DH_DEV0 0xa0 // select device 0
97#define ATA_CB_DH_DEV1 0xb0 // select device 1
98
99// status reg (CB_STAT and CB_ASTAT) bits
100#define ATA_CB_STAT_BSY 0x80 // busy
101#define ATA_CB_STAT_RDY 0x40 // ready
102#define ATA_CB_STAT_DF 0x20 // device fault
103#define ATA_CB_STAT_WFT 0x20 // write fault (old name)
104#define ATA_CB_STAT_SKC 0x10 // seek complete
105#define ATA_CB_STAT_SERV 0x10 // service
106#define ATA_CB_STAT_DRQ 0x08 // data request
107#define ATA_CB_STAT_CORR 0x04 // corrected
108#define ATA_CB_STAT_IDX 0x02 // index
109#define ATA_CB_STAT_ERR 0x01 // error (ATA)
110#define ATA_CB_STAT_CHK 0x01 // check (ATAPI)
111
112// device control reg (CB_DC) bits
113#define ATA_CB_DC_HD15 0x08 // bit should always be set to one
114#define ATA_CB_DC_SRST 0x04 // soft reset
115#define ATA_CB_DC_NIEN 0x02 // disable interrupts
116
117// Most mandatory and optional ATA commands (from ATA-3),
118#define ATA_CMD_CFA_ERASE_SECTORS 0xC0
119#define ATA_CMD_CFA_REQUEST_EXT_ERR_CODE 0x03
120#define ATA_CMD_CFA_TRANSLATE_SECTOR 0x87
121#define ATA_CMD_CFA_WRITE_MULTIPLE_WO_ERASE 0xCD
122#define ATA_CMD_CFA_WRITE_SECTORS_WO_ERASE 0x38
123#define ATA_CMD_CHECK_POWER_MODE1 0xE5
124#define ATA_CMD_CHECK_POWER_MODE2 0x98
125#define ATA_CMD_DEVICE_RESET 0x08
126#define ATA_CMD_EXECUTE_DEVICE_DIAGNOSTIC 0x90
127#define ATA_CMD_FLUSH_CACHE 0xE7
128#define ATA_CMD_FORMAT_TRACK 0x50
129#define ATA_CMD_IDENTIFY_DEVICE 0xEC
130#define ATA_CMD_IDENTIFY_PACKET 0xA1
131#define ATA_CMD_IDLE1 0xE3
132#define ATA_CMD_IDLE2 0x97
133#define ATA_CMD_IDLE_IMMEDIATE1 0xE1
134#define ATA_CMD_IDLE_IMMEDIATE2 0x95
135#define ATA_CMD_INITIALIZE_DRIVE_PARAMETERS 0x91
136#define ATA_CMD_INITIALIZE_DEVICE_PARAMETERS 0x91
137#define ATA_CMD_NOP 0x00
138#define ATA_CMD_PACKET 0xA0
139#define ATA_CMD_READ_BUFFER 0xE4
140#define ATA_CMD_READ_DMA 0xC8
141#define ATA_CMD_READ_DMA_QUEUED 0xC7
142#define ATA_CMD_READ_MULTIPLE 0xC4
143#define ATA_CMD_READ_SECTORS 0x20
144#define ATA_CMD_READ_SECTORS_EXT 0x24
145#define ATA_CMD_READ_MULTIPLE_EXT 0x29
146#define ATA_CMD_WRITE_MULTIPLE_EXT 0x39
147#define ATA_CMD_READ_VERIFY_SECTORS 0x40
148#define ATA_CMD_RECALIBRATE 0x10
149#define ATA_CMD_SEEK 0x70
150#define ATA_CMD_SET_FEATURES 0xEF
151#define ATA_CMD_SET_MULTIPLE_MODE 0xC6
152#define ATA_CMD_SLEEP1 0xE6
153#define ATA_CMD_SLEEP2 0x99
154#define ATA_CMD_STANDBY1 0xE2
155#define ATA_CMD_STANDBY2 0x96
156#define ATA_CMD_STANDBY_IMMEDIATE1 0xE0
157#define ATA_CMD_STANDBY_IMMEDIATE2 0x94
158#define ATA_CMD_WRITE_BUFFER 0xE8
159#define ATA_CMD_WRITE_DMA 0xCA
160#define ATA_CMD_WRITE_DMA_QUEUED 0xCC
161#define ATA_CMD_WRITE_MULTIPLE 0xC5
162#define ATA_CMD_WRITE_SECTORS 0x30
163#define ATA_CMD_WRITE_SECTORS_EXT 0x34
164#define ATA_CMD_WRITE_VERIFY 0x3C
165
166// for access to the int13ext structure
167typedef struct {
168 uint8_t size;
169 uint8_t reserved;
170 uint16_t count;
171 uint16_t offset;
172 uint16_t segment;
173 uint32_t lba1;
174 uint32_t lba2;
175} int13ext_t;
176
177#define Int13Ext ((int13ext_t *) 0)
178
179// Disk Physical Table definition
180typedef struct {
181 uint16_t size;
182 uint16_t infos;
183 uint32_t cylinders;
184 uint32_t heads;
185 uint32_t spt;
186 uint32_t sector_count1;
187 uint32_t sector_count2;
188 uint16_t blksize;
189 uint16_t dpte_offset;
190 uint16_t dpte_segment;
191 uint16_t key;
192 uint8_t dpi_length;
193 uint8_t reserved1;
194 uint16_t reserved2;
195 uint8_t host_bus[4];
196 uint8_t iface_type[8];
197 uint8_t iface_path[8];
198 uint8_t device_path[8];
199 uint8_t reserved3;
200 uint8_t checksum;
201} dpt_t;
202
203#define Int13DPT ((dpt_t *) 0)
204
205extern void ata_reset(uint16_t device);
Note: See TracBrowser for help on using the repository browser.

© 2023 Oracle
ContactPrivacy policyTerms of Use