VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR3/PDMDevMiscHlp.cpp@ 84677

Last change on this file since 84677 was 84677, checked in by vboxsync, 4 years ago

AMD IOMMU: bugref:9654 Add I/O APIC PDM helper for talking to the IOMMU for remapping MSIs and related bits.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id Revision
File size: 13.5 KB
Line 
1/* $Id: PDMDevMiscHlp.cpp 84677 2020-06-04 13:12:06Z vboxsync $ */
2/** @file
3 * PDM - Pluggable Device and Driver Manager, Misc. Device Helpers.
4 */
5
6/*
7 * Copyright (C) 2006-2020 Oracle Corporation
8 *
9 * This file is part of VirtualBox Open Source Edition (OSE), as
10 * available from http://www.virtualbox.org. This file is free software;
11 * you can redistribute it and/or modify it under the terms of the GNU
12 * General Public License (GPL) as published by the Free Software
13 * Foundation, in version 2 as it comes in the "COPYING" file of the
14 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
15 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
16 */
17
18
19/*********************************************************************************************************************************
20* Header Files *
21*********************************************************************************************************************************/
22#define LOG_GROUP LOG_GROUP_PDM_DEVICE
23#include "PDMInternal.h"
24#include <VBox/vmm/pdm.h>
25#include <VBox/vmm/pgm.h>
26#include <VBox/vmm/hm.h>
27#include <VBox/vmm/apic.h>
28#include <VBox/vmm/vm.h>
29#include <VBox/vmm/vmm.h>
30
31#include <VBox/log.h>
32#include <VBox/err.h>
33#include <VBox/msi.h>
34#include <iprt/asm.h>
35#include <iprt/assert.h>
36#include <iprt/thread.h>
37
38
39#include "PDMInline.h"
40#include "dtrace/VBoxVMM.h"
41
42
43
44/** @name Ring-3 PIC Helpers
45 * @{
46 */
47
48/** @interface_method_impl{PDMPICHLP,pfnSetInterruptFF} */
49static DECLCALLBACK(void) pdmR3PicHlp_SetInterruptFF(PPDMDEVINS pDevIns)
50{
51 PDMDEV_ASSERT_DEVINS(pDevIns);
52 PVM pVM = pDevIns->Internal.s.pVMR3;
53 PVMCPU pVCpu = pVM->apCpusR3[0]; /* for PIC we always deliver to CPU 0, SMP uses APIC */
54
55 /* IRQ state should be loaded as-is by "LoadExec". Changes can be made from LoadDone. */
56 Assert(pVM->enmVMState != VMSTATE_LOADING || pVM->pdm.s.fStateLoaded);
57
58 APICLocalInterrupt(pVCpu, 0 /* u8Pin */, 1 /* u8Level */, VINF_SUCCESS /* rcRZ */);
59}
60
61
62/** @interface_method_impl{PDMPICHLP,pfnClearInterruptFF} */
63static DECLCALLBACK(void) pdmR3PicHlp_ClearInterruptFF(PPDMDEVINS pDevIns)
64{
65 PDMDEV_ASSERT_DEVINS(pDevIns);
66 PVM pVM = pDevIns->Internal.s.pVMR3;
67 PVMCPU pVCpu = pVM->apCpusR3[0]; /* for PIC we always deliver to CPU 0, SMP uses APIC */
68
69 /* IRQ state should be loaded as-is by "LoadExec". Changes can be made from LoadDone. */
70 Assert(pVM->enmVMState != VMSTATE_LOADING || pVM->pdm.s.fStateLoaded);
71
72 APICLocalInterrupt(pVCpu, 0 /* u8Pin */, 0 /* u8Level */, VINF_SUCCESS /* rcRZ */);
73}
74
75
76/** @interface_method_impl{PDMPICHLP,pfnLock} */
77static DECLCALLBACK(int) pdmR3PicHlp_Lock(PPDMDEVINS pDevIns, int rc)
78{
79 PDMDEV_ASSERT_DEVINS(pDevIns);
80 return pdmLockEx(pDevIns->Internal.s.pVMR3, rc);
81}
82
83
84/** @interface_method_impl{PDMPICHLP,pfnUnlock} */
85static DECLCALLBACK(void) pdmR3PicHlp_Unlock(PPDMDEVINS pDevIns)
86{
87 PDMDEV_ASSERT_DEVINS(pDevIns);
88 pdmUnlock(pDevIns->Internal.s.pVMR3);
89}
90
91
92/**
93 * PIC Device Helpers.
94 */
95const PDMPICHLP g_pdmR3DevPicHlp =
96{
97 PDM_PICHLP_VERSION,
98 pdmR3PicHlp_SetInterruptFF,
99 pdmR3PicHlp_ClearInterruptFF,
100 pdmR3PicHlp_Lock,
101 pdmR3PicHlp_Unlock,
102 PDM_PICHLP_VERSION /* the end */
103};
104
105/** @} */
106
107
108/** @name Ring-3 I/O APIC Helpers
109 * @{
110 */
111
112/** @interface_method_impl{PDMIOAPICHLP,pfnApicBusDeliver} */
113static DECLCALLBACK(int) pdmR3IoApicHlp_ApicBusDeliver(PPDMDEVINS pDevIns, uint8_t u8Dest, uint8_t u8DestMode,
114 uint8_t u8DeliveryMode, uint8_t uVector, uint8_t u8Polarity,
115 uint8_t u8TriggerMode, uint32_t uTagSrc)
116{
117 PDMDEV_ASSERT_DEVINS(pDevIns);
118 PVM pVM = pDevIns->Internal.s.pVMR3;
119 LogFlow(("pdmR3IoApicHlp_ApicBusDeliver: caller='%s'/%d: u8Dest=%RX8 u8DestMode=%RX8 u8DeliveryMode=%RX8 uVector=%RX8 u8Polarity=%RX8 u8TriggerMode=%RX8 uTagSrc=%#x\n",
120 pDevIns->pReg->szName, pDevIns->iInstance, u8Dest, u8DestMode, u8DeliveryMode, uVector, u8Polarity, u8TriggerMode, uTagSrc));
121 return APICBusDeliver(pVM, u8Dest, u8DestMode, u8DeliveryMode, uVector, u8Polarity, u8TriggerMode, uTagSrc);
122}
123
124
125/** @interface_method_impl{PDMIOAPICHLP,pfnLock} */
126static DECLCALLBACK(int) pdmR3IoApicHlp_Lock(PPDMDEVINS pDevIns, int rc)
127{
128 PDMDEV_ASSERT_DEVINS(pDevIns);
129 LogFlow(("pdmR3IoApicHlp_Lock: caller='%s'/%d: rc=%Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
130 return pdmLockEx(pDevIns->Internal.s.pVMR3, rc);
131}
132
133
134/** @interface_method_impl{PDMIOAPICHLP,pfnUnlock} */
135static DECLCALLBACK(void) pdmR3IoApicHlp_Unlock(PPDMDEVINS pDevIns)
136{
137 PDMDEV_ASSERT_DEVINS(pDevIns);
138 LogFlow(("pdmR3IoApicHlp_Unlock: caller='%s'/%d:\n", pDevIns->pReg->szName, pDevIns->iInstance));
139 pdmUnlock(pDevIns->Internal.s.pVMR3);
140}
141
142
143/** @interface_method_impl{PDMIOAPICHLP,pfnIommuMsiRemap} */
144static DECLCALLBACK(int) pdmR3IoApicHlp_IommuMsiRemap(PPDMDEVINS pDevIns, uint16_t uDevId, PCMSIMSG pMsiIn, PMSIMSG pMsiOut)
145{
146 PDMDEV_ASSERT_DEVINS(pDevIns);
147 LogFlow(("pdmR3IoApicHlp_IommuRemapMsi: caller='%s'/%d: pMsiIn=(%#RX64, %#RU32)\n", pDevIns->pReg->szName,
148 pDevIns->iInstance, pMsiIn->Addr.u64, pMsiIn->Data.u32));
149
150#ifdef VBOX_WITH_IOMMU_AMD
151 /** @todo IOMMU: Optimize/re-organize things here later. */
152 PVM pVM = pDevIns->Internal.s.pVMR3;
153 PPDMIOMMU pIommu = &pVM->pdm.s.aIommus[0];
154 PPDMDEVINS pDevInsIommu = pIommu->CTX_SUFF(pDevIns);
155 if ( pDevInsIommu
156 && pDevInsIommu != pDevIns)
157 {
158 int rc = pIommu->pfnMsiRemap(pDevInsIommu, uDevId, pMsiIn, pMsiOut);
159 if (RT_FAILURE(rc))
160 {
161 Log(("pdmR3IoApicHlp_IommuRemapMsi: IOMMU MSI remap failed. uDevId=%#x pMsiIn=(%#RX64, %#RU32) rc=%Rrc\n",
162 uDevId, pMsiIn->Addr.u64, pMsiIn->Data.u32, rc));
163 return rc;
164 }
165 }
166#else
167 *pMsiOut = *pMsiIn;
168#endif
169 return VINF_SUCCESS;
170}
171
172
173/**
174 * I/O APIC Device Helpers.
175 */
176const PDMIOAPICHLP g_pdmR3DevIoApicHlp =
177{
178 PDM_IOAPICHLP_VERSION,
179 pdmR3IoApicHlp_ApicBusDeliver,
180 pdmR3IoApicHlp_Lock,
181 pdmR3IoApicHlp_Unlock,
182 pdmR3IoApicHlp_IommuMsiRemap,
183 PDM_IOAPICHLP_VERSION /* the end */
184};
185
186/** @} */
187
188
189
190
191/** @name Ring-3 PCI Bus Helpers
192 * @{
193 */
194
195/** @interface_method_impl{PDMPCIHLPR3,pfnIsaSetIrq} */
196static DECLCALLBACK(void) pdmR3PciHlp_IsaSetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel, uint32_t uTagSrc)
197{
198 PDMDEV_ASSERT_DEVINS(pDevIns);
199 Log4(("pdmR3PciHlp_IsaSetIrq: iIrq=%d iLevel=%d uTagSrc=%#x\n", iIrq, iLevel, uTagSrc));
200 PDMIsaSetIrq(pDevIns->Internal.s.pVMR3, iIrq, iLevel, uTagSrc);
201}
202
203
204/** @interface_method_impl{PDMPCIHLPR3,pfnIoApicSetIrq} */
205static DECLCALLBACK(void) pdmR3PciHlp_IoApicSetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel, uint32_t uTagSrc)
206{
207 PDMDEV_ASSERT_DEVINS(pDevIns);
208 Log4(("pdmR3PciHlp_IoApicSetIrq: iIrq=%d iLevel=%d uTagSrc=%#x\n", iIrq, iLevel, uTagSrc));
209 PDMIoApicSetIrq(pDevIns->Internal.s.pVMR3, iIrq, iLevel, uTagSrc);
210}
211
212
213/** @interface_method_impl{PDMPCIHLPR3,pfnIoApicSendMsi} */
214static DECLCALLBACK(void) pdmR3PciHlp_IoApicSendMsi(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t uValue, uint32_t uTagSrc)
215{
216 PDMDEV_ASSERT_DEVINS(pDevIns);
217 Log4(("pdmR3PciHlp_IoApicSendMsi: address=%p value=%x uTagSrc=%#x\n", GCPhys, uValue, uTagSrc));
218 PDMIoApicSendMsi(pDevIns->Internal.s.pVMR3, GCPhys, uValue, uTagSrc);
219}
220
221
222/** @interface_method_impl{PDMPCIHLPR3,pfnLock} */
223static DECLCALLBACK(int) pdmR3PciHlp_Lock(PPDMDEVINS pDevIns, int rc)
224{
225 PDMDEV_ASSERT_DEVINS(pDevIns);
226 LogFlow(("pdmR3PciHlp_Lock: caller='%s'/%d: rc=%Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
227 return pdmLockEx(pDevIns->Internal.s.pVMR3, rc);
228}
229
230
231/** @interface_method_impl{PDMPCIHLPR3,pfnUnlock} */
232static DECLCALLBACK(void) pdmR3PciHlp_Unlock(PPDMDEVINS pDevIns)
233{
234 PDMDEV_ASSERT_DEVINS(pDevIns);
235 LogFlow(("pdmR3PciHlp_Unlock: caller='%s'/%d:\n", pDevIns->pReg->szName, pDevIns->iInstance));
236 pdmUnlock(pDevIns->Internal.s.pVMR3);
237}
238
239
240/** @interface_method_impl{PDMPCIHLPR3,pfnGetBusByNo} */
241static DECLCALLBACK(PPDMDEVINS) pdmR3PciHlp_GetBusByNo(PPDMDEVINS pDevIns, uint32_t idxPdmBus)
242{
243 PDMDEV_ASSERT_DEVINS(pDevIns);
244 PVM pVM = pDevIns->Internal.s.pVMR3;
245 AssertReturn(idxPdmBus < RT_ELEMENTS(pVM->pdm.s.aPciBuses), NULL);
246 PPDMDEVINS pRetDevIns = pVM->pdm.s.aPciBuses[idxPdmBus].pDevInsR3;
247 LogFlow(("pdmR3PciHlp_GetBusByNo: caller='%s'/%d: returns %p\n", pDevIns->pReg->szName, pDevIns->iInstance, pRetDevIns));
248 return pRetDevIns;
249}
250
251
252/**
253 * PCI Bus Device Helpers.
254 */
255const PDMPCIHLPR3 g_pdmR3DevPciHlp =
256{
257 PDM_PCIHLPR3_VERSION,
258 pdmR3PciHlp_IsaSetIrq,
259 pdmR3PciHlp_IoApicSetIrq,
260 pdmR3PciHlp_IoApicSendMsi,
261 pdmR3PciHlp_Lock,
262 pdmR3PciHlp_Unlock,
263 pdmR3PciHlp_GetBusByNo,
264 PDM_PCIHLPR3_VERSION, /* the end */
265};
266
267/** @} */
268
269
270/**
271 * IOMMU Device Helpers.
272 */
273const PDMIOMMUHLPR3 g_pdmR3DevIommuHlp =
274{
275 PDM_IOMMUHLPR3_VERSION,
276 PDM_IOMMUHLPR3_VERSION /* the end */
277};
278
279
280/** @name Ring-3 HPET Helpers
281 * @{
282 */
283
284/** @interface_method_impl{PDMHPETHLPR3,pfnSetLegacyMode} */
285static DECLCALLBACK(int) pdmR3HpetHlp_SetLegacyMode(PPDMDEVINS pDevIns, bool fActivated)
286{
287 PDMDEV_ASSERT_DEVINS(pDevIns);
288 LogFlow(("pdmR3HpetHlp_SetLegacyMode: caller='%s'/%d: fActivated=%RTbool\n", pDevIns->pReg->szName, pDevIns->iInstance, fActivated));
289
290 size_t i;
291 int rc = VINF_SUCCESS;
292 static const char * const s_apszDevsToNotify[] =
293 {
294 "i8254",
295 "mc146818"
296 };
297 for (i = 0; i < RT_ELEMENTS(s_apszDevsToNotify); i++)
298 {
299 PPDMIBASE pBase;
300 rc = PDMR3QueryDevice(pDevIns->Internal.s.pVMR3->pUVM, "i8254", 0, &pBase);
301 if (RT_SUCCESS(rc))
302 {
303 PPDMIHPETLEGACYNOTIFY pPort = PDMIBASE_QUERY_INTERFACE(pBase, PDMIHPETLEGACYNOTIFY);
304 AssertLogRelMsgBreakStmt(pPort, ("%s\n", s_apszDevsToNotify[i]), rc = VERR_PDM_HPET_LEGACY_NOTIFY_MISSING);
305 pPort->pfnModeChanged(pPort, fActivated);
306 }
307 else if ( rc == VERR_PDM_DEVICE_NOT_FOUND
308 || rc == VERR_PDM_DEVICE_INSTANCE_NOT_FOUND)
309 rc = VINF_SUCCESS; /* the device isn't configured, ignore. */
310 else
311 AssertLogRelMsgFailedBreak(("%s -> %Rrc\n", s_apszDevsToNotify[i], rc));
312 }
313
314 /* Don't bother cleaning up, any failure here will cause a guru meditation. */
315
316 LogFlow(("pdmR3HpetHlp_SetLegacyMode: caller='%s'/%d: returns %Rrc\n", pDevIns->pReg->szName, pDevIns->iInstance, rc));
317 return rc;
318}
319
320
321/** @interface_method_impl{PDMHPETHLPR3,pfnSetIrq} */
322static DECLCALLBACK(int) pdmR3HpetHlp_SetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
323{
324 PDMDEV_ASSERT_DEVINS(pDevIns);
325 LogFlow(("pdmR3HpetHlp_SetIrq: caller='%s'/%d: iIrq=%d iLevel=%d\n", pDevIns->pReg->szName, pDevIns->iInstance, iIrq, iLevel));
326 PVM pVM = pDevIns->Internal.s.pVMR3;
327
328 pdmLock(pVM);
329 uint32_t uTagSrc;
330 if (iLevel & PDM_IRQ_LEVEL_HIGH)
331 {
332 pDevIns->Internal.s.uLastIrqTag = uTagSrc = pdmCalcIrqTag(pVM, pDevIns->idTracing);
333 if (iLevel == PDM_IRQ_LEVEL_HIGH)
334 VBOXVMM_PDM_IRQ_HIGH(VMMGetCpu(pVM), RT_LOWORD(uTagSrc), RT_HIWORD(uTagSrc));
335 else
336 VBOXVMM_PDM_IRQ_HILO(VMMGetCpu(pVM), RT_LOWORD(uTagSrc), RT_HIWORD(uTagSrc));
337 }
338 else
339 uTagSrc = pDevIns->Internal.s.uLastIrqTag;
340
341 PDMIsaSetIrq(pVM, iIrq, iLevel, uTagSrc); /* (The API takes the lock recursively.) */
342
343 if (iLevel == PDM_IRQ_LEVEL_LOW)
344 VBOXVMM_PDM_IRQ_LOW(VMMGetCpu(pVM), RT_LOWORD(uTagSrc), RT_HIWORD(uTagSrc));
345 pdmUnlock(pVM);
346 return 0;
347}
348
349
350/**
351 * HPET Device Helpers.
352 */
353const PDMHPETHLPR3 g_pdmR3DevHpetHlp =
354{
355 PDM_HPETHLPR3_VERSION,
356 pdmR3HpetHlp_SetLegacyMode,
357 pdmR3HpetHlp_SetIrq,
358 PDM_HPETHLPR3_VERSION, /* the end */
359};
360
361/** @} */
362
363
364/** @name Ring-3 Raw PCI Device Helpers
365 * @{
366 */
367
368/** @interface_method_impl{PDMPCIRAWHLPR3,pfnGetRCHelpers} */
369static DECLCALLBACK(PCPDMPCIRAWHLPRC) pdmR3PciRawHlp_GetRCHelpers(PPDMDEVINS pDevIns)
370{
371 PDMDEV_ASSERT_DEVINS(pDevIns);
372 PVM pVM = pDevIns->Internal.s.pVMR3;
373 VM_ASSERT_EMT(pVM);
374
375 RTRCPTR pRCHelpers = NIL_RTRCPTR;
376 if (VM_IS_RAW_MODE_ENABLED(pVM))
377 {
378 int rc = PDMR3LdrGetSymbolRC(pVM, NULL, "g_pdmRCPciRawHlp", &pRCHelpers);
379 AssertReleaseRC(rc);
380 AssertRelease(pRCHelpers);
381 }
382
383 LogFlow(("pdmR3PciRawHlp_GetGCHelpers: caller='%s'/%d: returns %RRv\n",
384 pDevIns->pReg->szName, pDevIns->iInstance, pRCHelpers));
385 return pRCHelpers;
386}
387
388
389/** @interface_method_impl{PDMPCIRAWHLPR3,pfnGetR0Helpers} */
390static DECLCALLBACK(PCPDMPCIRAWHLPR0) pdmR3PciRawHlp_GetR0Helpers(PPDMDEVINS pDevIns)
391{
392 PDMDEV_ASSERT_DEVINS(pDevIns);
393 PVM pVM = pDevIns->Internal.s.pVMR3;
394 VM_ASSERT_EMT(pVM);
395 PCPDMHPETHLPR0 pR0Helpers = NIL_RTR0PTR;
396 int rc = PDMR3LdrGetSymbolR0(pVM, NULL, "g_pdmR0PciRawHlp", &pR0Helpers);
397 AssertReleaseRC(rc);
398 AssertRelease(pR0Helpers);
399 LogFlow(("pdmR3PciRawHlp_GetR0Helpers: caller='%s'/%d: returns %RHv\n",
400 pDevIns->pReg->szName, pDevIns->iInstance, pR0Helpers));
401 return pR0Helpers;
402}
403
404
405/**
406 * Raw PCI Device Helpers.
407 */
408const PDMPCIRAWHLPR3 g_pdmR3DevPciRawHlp =
409{
410 PDM_PCIRAWHLPR3_VERSION,
411 pdmR3PciRawHlp_GetRCHelpers,
412 pdmR3PciRawHlp_GetR0Helpers,
413 PDM_PCIRAWHLPR3_VERSION, /* the end */
414};
415
416/** @} */
417
418
419/* none yet */
420
421/**
422 * Firmware Device Helpers.
423 */
424const PDMFWHLPR3 g_pdmR3DevFirmwareHlp =
425{
426 PDM_FWHLPR3_VERSION,
427 PDM_FWHLPR3_VERSION
428};
429
430/**
431 * DMAC Device Helpers.
432 */
433const PDMDMACHLP g_pdmR3DevDmacHlp =
434{
435 PDM_DMACHLP_VERSION
436};
437
438
439
440
441/* none yet */
442
443/**
444 * RTC Device Helpers.
445 */
446const PDMRTCHLP g_pdmR3DevRtcHlp =
447{
448 PDM_RTCHLP_VERSION
449};
450
Note: See TracBrowser for help on using the repository browser.

© 2023 Oracle
ContactPrivacy policyTerms of Use