VirtualBox

source: vbox/trunk/include/VBox/pdmdev.h@ 20093

Last change on this file since 20093 was 20093, checked in by vboxsync, 16 years ago

VBox/pdmdev.h: bumped PDM_DEVHLP_VERSION.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id
File size: 146.3 KB
Line 
1/** @file
2 * PDM - Pluggable Device Manager, Devices.
3 */
4
5/*
6 * Copyright (C) 2006-2007 Sun Microsystems, Inc.
7 *
8 * This file is part of VirtualBox Open Source Edition (OSE), as
9 * available from http://www.virtualbox.org. This file is free software;
10 * you can redistribute it and/or modify it under the terms of the GNU
11 * General Public License (GPL) as published by the Free Software
12 * Foundation, in version 2 as it comes in the "COPYING" file of the
13 * VirtualBox OSE distribution. VirtualBox OSE is distributed in the
14 * hope that it will be useful, but WITHOUT ANY WARRANTY of any kind.
15 *
16 * The contents of this file may alternatively be used under the terms
17 * of the Common Development and Distribution License Version 1.0
18 * (CDDL) only, as it comes in the "COPYING.CDDL" file of the
19 * VirtualBox OSE distribution, in which case the provisions of the
20 * CDDL are applicable instead of those of the GPL.
21 *
22 * You may elect to license modified versions of this file under the
23 * terms and conditions of either the GPL or the CDDL or both.
24 *
25 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa
26 * Clara, CA 95054 USA or visit http://www.sun.com if you need
27 * additional information or have any questions.
28 */
29
30#ifndef ___VBox_pdmdev_h
31#define ___VBox_pdmdev_h
32
33#include <VBox/pdmqueue.h>
34#include <VBox/pdmcritsect.h>
35#include <VBox/pdmthread.h>
36#include <VBox/pdmifs.h>
37#include <VBox/pdmins.h>
38#include <VBox/iom.h>
39#include <VBox/tm.h>
40#include <VBox/ssm.h>
41#include <VBox/cfgm.h>
42#include <VBox/dbgf.h>
43#include <VBox/err.h>
44#include <VBox/pci.h>
45#include <iprt/stdarg.h>
46
47__BEGIN_DECLS
48
49/** @defgroup grp_pdm_device The PDM Devices API
50 * @ingroup grp_pdm
51 * @{
52 */
53
54/**
55 * Construct a device instance for a VM.
56 *
57 * @returns VBox status.
58 * @param pDevIns The device instance data.
59 * If the registration structure is needed, pDevIns->pDevReg points to it.
60 * @param iInstance Instance number. Use this to figure out which registers and such to use.
61 * The instance number is also found in pDevIns->iInstance, but since it's
62 * likely to be freqently used PDM passes it as parameter.
63 * @param pCfgHandle Configuration node handle for the device. Use this to obtain the configuration
64 * of the device instance. It's also found in pDevIns->pCfgHandle, but since it's
65 * primary usage will in this function it's passed as a parameter.
66 */
67typedef DECLCALLBACK(int) FNPDMDEVCONSTRUCT(PPDMDEVINS pDevIns, int iInstance, PCFGMNODE pCfgHandle);
68/** Pointer to a FNPDMDEVCONSTRUCT() function. */
69typedef FNPDMDEVCONSTRUCT *PFNPDMDEVCONSTRUCT;
70
71/**
72 * Destruct a device instance.
73 *
74 * Most VM resources are freed by the VM. This callback is provided so that any non-VM
75 * resources can be freed correctly.
76 *
77 * @returns VBox status.
78 * @param pDevIns The device instance data.
79 */
80typedef DECLCALLBACK(int) FNPDMDEVDESTRUCT(PPDMDEVINS pDevIns);
81/** Pointer to a FNPDMDEVDESTRUCT() function. */
82typedef FNPDMDEVDESTRUCT *PFNPDMDEVDESTRUCT;
83
84/**
85 * Device relocation callback.
86 *
87 * When this callback is called the device instance data, and if the
88 * device have a GC component, is being relocated, or/and the selectors
89 * have been changed. The device must use the chance to perform the
90 * necessary pointer relocations and data updates.
91 *
92 * Before the GC code is executed the first time, this function will be
93 * called with a 0 delta so GC pointer calculations can be one in one place.
94 *
95 * @param pDevIns Pointer to the device instance.
96 * @param offDelta The relocation delta relative to the old location.
97 *
98 * @remark A relocation CANNOT fail.
99 */
100typedef DECLCALLBACK(void) FNPDMDEVRELOCATE(PPDMDEVINS pDevIns, RTGCINTPTR offDelta);
101/** Pointer to a FNPDMDEVRELOCATE() function. */
102typedef FNPDMDEVRELOCATE *PFNPDMDEVRELOCATE;
103
104
105/**
106 * Device I/O Control interface.
107 *
108 * This is used by external components, such as the COM interface, to
109 * communicate with devices using a class wide interface or a device
110 * specific interface.
111 *
112 * @returns VBox status code.
113 * @param pDevIns Pointer to the device instance.
114 * @param uFunction Function to perform.
115 * @param pvIn Pointer to input data.
116 * @param cbIn Size of input data.
117 * @param pvOut Pointer to output data.
118 * @param cbOut Size of output data.
119 * @param pcbOut Where to store the actual size of the output data.
120 */
121typedef DECLCALLBACK(int) FNPDMDEVIOCTL(PPDMDEVINS pDevIns, RTUINT uFunction,
122 void *pvIn, RTUINT cbIn,
123 void *pvOut, RTUINT cbOut, PRTUINT pcbOut);
124/** Pointer to a FNPDMDEVIOCTL() function. */
125typedef FNPDMDEVIOCTL *PFNPDMDEVIOCTL;
126
127/**
128 * Power On notification.
129 *
130 * @returns VBox status.
131 * @param pDevIns The device instance data.
132 */
133typedef DECLCALLBACK(void) FNPDMDEVPOWERON(PPDMDEVINS pDevIns);
134/** Pointer to a FNPDMDEVPOWERON() function. */
135typedef FNPDMDEVPOWERON *PFNPDMDEVPOWERON;
136
137/**
138 * Reset notification.
139 *
140 * @returns VBox status.
141 * @param pDevIns The device instance data.
142 */
143typedef DECLCALLBACK(void) FNPDMDEVRESET(PPDMDEVINS pDevIns);
144/** Pointer to a FNPDMDEVRESET() function. */
145typedef FNPDMDEVRESET *PFNPDMDEVRESET;
146
147/**
148 * Suspend notification.
149 *
150 * @returns VBox status.
151 * @param pDevIns The device instance data.
152 */
153typedef DECLCALLBACK(void) FNPDMDEVSUSPEND(PPDMDEVINS pDevIns);
154/** Pointer to a FNPDMDEVSUSPEND() function. */
155typedef FNPDMDEVSUSPEND *PFNPDMDEVSUSPEND;
156
157/**
158 * Resume notification.
159 *
160 * @returns VBox status.
161 * @param pDevIns The device instance data.
162 */
163typedef DECLCALLBACK(void) FNPDMDEVRESUME(PPDMDEVINS pDevIns);
164/** Pointer to a FNPDMDEVRESUME() function. */
165typedef FNPDMDEVRESUME *PFNPDMDEVRESUME;
166
167/**
168 * Power Off notification.
169 *
170 * @param pDevIns The device instance data.
171 */
172typedef DECLCALLBACK(void) FNPDMDEVPOWEROFF(PPDMDEVINS pDevIns);
173/** Pointer to a FNPDMDEVPOWEROFF() function. */
174typedef FNPDMDEVPOWEROFF *PFNPDMDEVPOWEROFF;
175
176/**
177 * Attach command.
178 *
179 * This is called to let the device attach to a driver for a specified LUN
180 * at runtime. This is not called during VM construction, the device
181 * constructor have to attach to all the available drivers.
182 *
183 * This is like plugging in the keyboard or mouse after turning on the PC.
184 *
185 * @returns VBox status code.
186 * @param pDevIns The device instance.
187 * @param iLUN The logical unit which is being detached.
188 */
189typedef DECLCALLBACK(int) FNPDMDEVATTACH(PPDMDEVINS pDevIns, unsigned iLUN);
190/** Pointer to a FNPDMDEVATTACH() function. */
191typedef FNPDMDEVATTACH *PFNPDMDEVATTACH;
192
193/**
194 * Detach notification.
195 *
196 * This is called when a driver is detaching itself from a LUN of the device.
197 * The device should adjust it's state to reflect this.
198 *
199 * This is like unplugging the network cable to use it for the laptop or
200 * something while the PC is still running.
201 *
202 * @param pDevIns The device instance.
203 * @param iLUN The logical unit which is being detached.
204 */
205typedef DECLCALLBACK(void) FNPDMDEVDETACH(PPDMDEVINS pDevIns, unsigned iLUN);
206/** Pointer to a FNPDMDEVDETACH() function. */
207typedef FNPDMDEVDETACH *PFNPDMDEVDETACH;
208
209/**
210 * Query the base interface of a logical unit.
211 *
212 * @returns VBOX status code.
213 * @param pDevIns The device instance.
214 * @param iLUN The logicial unit to query.
215 * @param ppBase Where to store the pointer to the base interface of the LUN.
216 */
217typedef DECLCALLBACK(int) FNPDMDEVQUERYINTERFACE(PPDMDEVINS pDevIns, unsigned iLUN, PPDMIBASE *ppBase);
218/** Pointer to a FNPDMDEVQUERYINTERFACE() function. */
219typedef FNPDMDEVQUERYINTERFACE *PFNPDMDEVQUERYINTERFACE;
220
221/**
222 * Init complete notification.
223 * This can be done to do communication with other devices and other
224 * initialization which requires everything to be in place.
225 *
226 * @returns VBOX status code.
227 * @param pDevIns The device instance.
228 */
229typedef DECLCALLBACK(int) FNPDMDEVINITCOMPLETE(PPDMDEVINS pDevIns);
230/** Pointer to a FNPDMDEVINITCOMPLETE() function. */
231typedef FNPDMDEVINITCOMPLETE *PFNPDMDEVINITCOMPLETE;
232
233
234
235/** PDM Device Registration Structure,
236 * This structure is used when registering a device from
237 * VBoxInitDevices() in HC Ring-3. PDM will continue use till
238 * the VM is terminated.
239 */
240typedef struct PDMDEVREG
241{
242 /** Structure version. PDM_DEVREG_VERSION defines the current version. */
243 uint32_t u32Version;
244 /** Device name. */
245 char szDeviceName[32];
246 /** Name of the raw-mode context module (no path).
247 * Only evalutated if PDM_DEVREG_FLAGS_RC is set. */
248 char szRCMod[32];
249 /** Name of the ring-0 module (no path).
250 * Only evalutated if PDM_DEVREG_FLAGS_R0 is set. */
251 char szR0Mod[32];
252 /** The description of the device. The UTF-8 string pointed to shall, like this structure,
253 * remain unchanged from registration till VM destruction. */
254 const char *pszDescription;
255
256 /** Flags, combination of the PDM_DEVREG_FLAGS_* \#defines. */
257 RTUINT fFlags;
258 /** Device class(es), combination of the PDM_DEVREG_CLASS_* \#defines. */
259 RTUINT fClass;
260 /** Maximum number of instances (per VM). */
261 RTUINT cMaxInstances;
262 /** Size of the instance data. */
263 RTUINT cbInstance;
264
265 /** Construct instance - required. */
266 PFNPDMDEVCONSTRUCT pfnConstruct;
267 /** Destruct instance - optional. */
268 PFNPDMDEVDESTRUCT pfnDestruct;
269 /** Relocation command - optional. */
270 PFNPDMDEVRELOCATE pfnRelocate;
271 /** I/O Control interface - optional. */
272 PFNPDMDEVIOCTL pfnIOCtl;
273 /** Power on notification - optional. */
274 PFNPDMDEVPOWERON pfnPowerOn;
275 /** Reset notification - optional. */
276 PFNPDMDEVRESET pfnReset;
277 /** Suspend notification - optional. */
278 PFNPDMDEVSUSPEND pfnSuspend;
279 /** Resume notification - optional. */
280 PFNPDMDEVRESUME pfnResume;
281 /** Attach command - optional. */
282 PFNPDMDEVATTACH pfnAttach;
283 /** Detach notification - optional. */
284 PFNPDMDEVDETACH pfnDetach;
285 /** Query a LUN base interface - optional. */
286 PFNPDMDEVQUERYINTERFACE pfnQueryInterface;
287 /** Init complete notification - optional. */
288 PFNPDMDEVINITCOMPLETE pfnInitComplete;
289 /** Power off notification - optional. */
290 PFNPDMDEVPOWEROFF pfnPowerOff;
291 /** @todo */
292 PFNRT pfnSoftReset;
293 /** Initialization safty marker. */
294 uint32_t u32VersionEnd;
295} PDMDEVREG;
296/** Pointer to a PDM Device Structure. */
297typedef PDMDEVREG *PPDMDEVREG;
298/** Const pointer to a PDM Device Structure. */
299typedef PDMDEVREG const *PCPDMDEVREG;
300
301/** Current DEVREG version number. */
302#define PDM_DEVREG_VERSION 0xc0020000
303
304/** PDM Device Flags.
305 * @{ */
306/** This flag is used to indicate that the device has a RC component. */
307#define PDM_DEVREG_FLAGS_RC 0x00000001
308/** This flag is used to indicate that the device has a R0 component. */
309#define PDM_DEVREG_FLAGS_R0 0x00000002
310
311/** @def PDM_DEVREG_FLAGS_HOST_BITS_DEFAULT
312 * The bit count for the current host. */
313#if HC_ARCH_BITS == 32
314# define PDM_DEVREG_FLAGS_HOST_BITS_DEFAULT 0x00000010
315#elif HC_ARCH_BITS == 64
316# define PDM_DEVREG_FLAGS_HOST_BITS_DEFAULT 0x00000020
317#else
318# error Unsupported HC_ARCH_BITS value.
319#endif
320/** The host bit count mask. */
321#define PDM_DEVREG_FLAGS_HOST_BITS_MASK 0x00000030
322
323/** The device support only 32-bit guests. */
324#define PDM_DEVREG_FLAGS_GUEST_BITS_32 0x00000100
325/** The device support only 64-bit guests. */
326#define PDM_DEVREG_FLAGS_GUEST_BITS_64 0x00000200
327/** The device support both 32-bit & 64-bit guests. */
328#define PDM_DEVREG_FLAGS_GUEST_BITS_32_64 0x00000300
329/** @def PDM_DEVREG_FLAGS_GUEST_BITS_DEFAULT
330 * The guest bit count for the current compilation. */
331#if GC_ARCH_BITS == 32
332# define PDM_DEVREG_FLAGS_GUEST_BITS_DEFAULT PDM_DEVREG_FLAGS_GUEST_BITS_32
333#elif GC_ARCH_BITS == 64
334# define PDM_DEVREG_FLAGS_GUEST_BITS_DEFAULT PDM_DEVREG_FLAGS_GUEST_BITS_32_64
335#else
336# error Unsupported GC_ARCH_BITS value.
337#endif
338/** The guest bit count mask. */
339#define PDM_DEVREG_FLAGS_GUEST_BITS_MASK 0x00000300
340
341/** A convenience. */
342#define PDM_DEVREG_FLAGS_DEFAULT_BITS (PDM_DEVREG_FLAGS_GUEST_BITS_DEFAULT | PDM_DEVREG_FLAGS_HOST_BITS_DEFAULT)
343
344/** Indicates that the devices support PAE36 on a 32-bit guest. */
345#define PDM_DEVREG_FLAGS_PAE36 0x00001000
346
347/** Indicates that the device needs to be notified before the drivers when suspending. */
348#define PDM_DEVREG_FLAGS_FIRST_SUSPEND_NOTIFICATION 0x00002000
349
350/** Indicates that the device needs to be notified before the drivers when powering off. */
351#define PDM_DEVREG_FLAGS_FIRST_POWEROFF_NOTIFICATION 0x00004000
352/** @} */
353
354
355/** PDM Device Classes.
356 * The order is important, lower bit earlier instantiation.
357 * @{ */
358/** Architecture device. */
359#define PDM_DEVREG_CLASS_ARCH RT_BIT(0)
360/** Architecture BIOS device. */
361#define PDM_DEVREG_CLASS_ARCH_BIOS RT_BIT(1)
362/** PCI bus brigde. */
363#define PDM_DEVREG_CLASS_BUS_PCI RT_BIT(2)
364/** ISA bus brigde. */
365#define PDM_DEVREG_CLASS_BUS_ISA RT_BIT(3)
366/** Input device (mouse, keyboard, joystick, HID, ...). */
367#define PDM_DEVREG_CLASS_INPUT RT_BIT(4)
368/** Interrupt controller (PIC). */
369#define PDM_DEVREG_CLASS_PIC RT_BIT(5)
370/** Interval controoler (PIT). */
371#define PDM_DEVREG_CLASS_PIT RT_BIT(6)
372/** RTC/CMOS. */
373#define PDM_DEVREG_CLASS_RTC RT_BIT(7)
374/** DMA controller. */
375#define PDM_DEVREG_CLASS_DMA RT_BIT(8)
376/** VMM Device. */
377#define PDM_DEVREG_CLASS_VMM_DEV RT_BIT(9)
378/** Graphics device, like VGA. */
379#define PDM_DEVREG_CLASS_GRAPHICS RT_BIT(10)
380/** Storage controller device. */
381#define PDM_DEVREG_CLASS_STORAGE RT_BIT(11)
382/** Network interface controller. */
383#define PDM_DEVREG_CLASS_NETWORK RT_BIT(12)
384/** Audio. */
385#define PDM_DEVREG_CLASS_AUDIO RT_BIT(13)
386/** USB HIC. */
387#define PDM_DEVREG_CLASS_BUS_USB RT_BIT(14)
388/** ACPI. */
389#define PDM_DEVREG_CLASS_ACPI RT_BIT(15)
390/** Serial controller device. */
391#define PDM_DEVREG_CLASS_SERIAL RT_BIT(16)
392/** Parallel controller device */
393#define PDM_DEVREG_CLASS_PARALLEL RT_BIT(17)
394/** Misc devices (always last). */
395#define PDM_DEVREG_CLASS_MISC RT_BIT(31)
396/** @} */
397
398
399/** @name IRQ Level for use with the *SetIrq APIs.
400 * @{
401 */
402/** Assert the IRQ (can assume value 1). */
403#define PDM_IRQ_LEVEL_HIGH RT_BIT(0)
404/** Deassert the IRQ (can assume value 0). */
405#define PDM_IRQ_LEVEL_LOW 0
406/** flip-flop - assert and then deassert it again immediately. */
407#define PDM_IRQ_LEVEL_FLIP_FLOP (RT_BIT(1) | PDM_IRQ_LEVEL_HIGH)
408/** @} */
409
410
411/**
412 * PCI Bus registration structure.
413 * All the callbacks, except the PCIBIOS hack, are working on PCI devices.
414 */
415typedef struct PDMPCIBUSREG
416{
417 /** Structure version number. PDM_PCIBUSREG_VERSION defines the current version. */
418 uint32_t u32Version;
419
420 /**
421 * Registers the device with the default PCI bus.
422 *
423 * @returns VBox status code.
424 * @param pDevIns Device instance of the PCI Bus.
425 * @param pPciDev The PCI device structure.
426 * Any PCI enabled device must keep this in it's instance data!
427 * Fill in the PCI data config before registration, please.
428 * @param pszName Pointer to device name (permanent, readonly). For debugging, not unique.
429 * @param iDev The device number ((dev << 3) | function) the device should have on the bus.
430 * If negative, the pci bus device will assign one.
431 */
432 DECLR3CALLBACKMEMBER(int, pfnRegisterR3,(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, const char *pszName, int iDev));
433
434 /**
435 * Registers a I/O region (memory mapped or I/O ports) for a PCI device.
436 *
437 * @returns VBox status code.
438 * @param pDevIns Device instance of the PCI Bus.
439 * @param pPciDev The PCI device structure.
440 * @param iRegion The region number.
441 * @param cbRegion Size of the region.
442 * @param iType PCI_ADDRESS_SPACE_MEM, PCI_ADDRESS_SPACE_IO or PCI_ADDRESS_SPACE_MEM_PREFETCH.
443 * @param pfnCallback Callback for doing the mapping.
444 */
445 DECLR3CALLBACKMEMBER(int, pfnIORegionRegisterR3,(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, int iRegion, uint32_t cbRegion, PCIADDRESSSPACE enmType, PFNPCIIOREGIONMAP pfnCallback));
446
447 /**
448 * Register PCI configuration space read/write callbacks.
449 *
450 * @param pDevIns Device instance of the PCI Bus.
451 * @param pPciDev The PCI device structure.
452 * @param pfnRead Pointer to the user defined PCI config read function.
453 * @param ppfnReadOld Pointer to function pointer which will receive the old (default)
454 * PCI config read function. This way, user can decide when (and if)
455 * to call default PCI config read function. Can be NULL.
456 * @param pfnWrite Pointer to the user defined PCI config write function.
457 * @param pfnWriteOld Pointer to function pointer which will receive the old (default)
458 * PCI config write function. This way, user can decide when (and if)
459 * to call default PCI config write function. Can be NULL.
460 * @thread EMT
461 */
462 DECLR3CALLBACKMEMBER(void, pfnSetConfigCallbacksR3,(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, PFNPCICONFIGREAD pfnRead, PPFNPCICONFIGREAD ppfnReadOld,
463 PFNPCICONFIGWRITE pfnWrite, PPFNPCICONFIGWRITE ppfnWriteOld));
464
465 /**
466 * Set the IRQ for a PCI device.
467 *
468 * @param pDevIns Device instance of the PCI Bus.
469 * @param pPciDev The PCI device structure.
470 * @param iIrq IRQ number to set.
471 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
472 */
473 DECLR3CALLBACKMEMBER(void, pfnSetIrqR3,(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, int iIrq, int iLevel));
474
475 /**
476 * Saves a state of the PCI device.
477 *
478 * @returns VBox status code.
479 * @param pDevIns Device instance of the PCI Bus.
480 * @param pPciDev Pointer to PCI device.
481 * @param pSSMHandle The handle to save the state to.
482 */
483 DECLR3CALLBACKMEMBER(int, pfnSaveExecR3,(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, PSSMHANDLE pSSMHandle));
484
485 /**
486 * Loads a saved PCI device state.
487 *
488 * @returns VBox status code.
489 * @param pDevIns Device instance of the PCI Bus.
490 * @param pPciDev Pointer to PCI device.
491 * @param pSSMHandle The handle to the saved state.
492 */
493 DECLR3CALLBACKMEMBER(int, pfnLoadExecR3,(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, PSSMHANDLE pSSMHandle));
494
495 /**
496 * Called to perform the job of the bios.
497 * This is only called for the first PCI Bus - it is expected to
498 * service all the PCI buses.
499 *
500 * @returns VBox status.
501 * @param pDevIns Device instance of the first bus.
502 */
503 DECLR3CALLBACKMEMBER(int, pfnFakePCIBIOSR3,(PPDMDEVINS pDevIns));
504
505 /** The name of the SetIrq RC entry point. */
506 const char *pszSetIrqRC;
507
508 /** The name of the SetIrq R0 entry point. */
509 const char *pszSetIrqR0;
510
511} PDMPCIBUSREG;
512/** Pointer to a PCI bus registration structure. */
513typedef PDMPCIBUSREG *PPDMPCIBUSREG;
514
515/** Current PDMPCIBUSREG version number. */
516#define PDM_PCIBUSREG_VERSION 0xd0020000
517
518/**
519 * PCI Bus RC helpers.
520 */
521typedef struct PDMPCIHLPRC
522{
523 /** Structure version. PDM_PCIHLPRC_VERSION defines the current version. */
524 uint32_t u32Version;
525
526 /**
527 * Set an ISA IRQ.
528 *
529 * @param pDevIns PCI device instance.
530 * @param iIrq IRQ number to set.
531 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
532 * @thread EMT only.
533 */
534 DECLRCCALLBACKMEMBER(void, pfnIsaSetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
535
536 /**
537 * Set an I/O-APIC IRQ.
538 *
539 * @param pDevIns PCI device instance.
540 * @param iIrq IRQ number to set.
541 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
542 * @thread EMT only.
543 */
544 DECLRCCALLBACKMEMBER(void, pfnIoApicSetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
545
546 /**
547 * Acquires the PDM lock.
548 *
549 * @returns VINF_SUCCESS on success.
550 * @returns rc if we failed to acquire the lock.
551 * @param pDevIns The PCI device instance.
552 * @param rc What to return if we fail to acquire the lock.
553 */
554 DECLRCCALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
555
556 /**
557 * Releases the PDM lock.
558 *
559 * @param pDevIns The PCI device instance.
560 */
561 DECLRCCALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
562
563 /** Just a safety precaution. */
564 uint32_t u32TheEnd;
565} PDMPCIHLPRC;
566/** Pointer to PCI helpers. */
567typedef RCPTRTYPE(PDMPCIHLPRC *) PPDMPCIHLPRC;
568/** Pointer to const PCI helpers. */
569typedef RCPTRTYPE(const PDMPCIHLPRC *) PCPDMPCIHLPRC;
570
571/** Current PDMPCIHLPR3 version number. */
572#define PDM_PCIHLPRC_VERSION 0xe1010000
573
574
575/**
576 * PCI Bus R0 helpers.
577 */
578typedef struct PDMPCIHLPR0
579{
580 /** Structure version. PDM_PCIHLPR0_VERSION defines the current version. */
581 uint32_t u32Version;
582
583 /**
584 * Set an ISA IRQ.
585 *
586 * @param pDevIns PCI device instance.
587 * @param iIrq IRQ number to set.
588 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
589 * @thread EMT only.
590 */
591 DECLR0CALLBACKMEMBER(void, pfnIsaSetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
592
593 /**
594 * Set an I/O-APIC IRQ.
595 *
596 * @param pDevIns PCI device instance.
597 * @param iIrq IRQ number to set.
598 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
599 * @thread EMT only.
600 */
601 DECLR0CALLBACKMEMBER(void, pfnIoApicSetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
602
603 /**
604 * Acquires the PDM lock.
605 *
606 * @returns VINF_SUCCESS on success.
607 * @returns rc if we failed to acquire the lock.
608 * @param pDevIns The PCI device instance.
609 * @param rc What to return if we fail to acquire the lock.
610 */
611 DECLR0CALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
612
613 /**
614 * Releases the PDM lock.
615 *
616 * @param pDevIns The PCI device instance.
617 */
618 DECLR0CALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
619
620 /** Just a safety precaution. */
621 uint32_t u32TheEnd;
622} PDMPCIHLPR0;
623/** Pointer to PCI helpers. */
624typedef R0PTRTYPE(PDMPCIHLPR0 *) PPDMPCIHLPR0;
625/** Pointer to const PCI helpers. */
626typedef R0PTRTYPE(const PDMPCIHLPR0 *) PCPDMPCIHLPR0;
627
628/** Current PDMPCIHLPR0 version number. */
629#define PDM_PCIHLPR0_VERSION 0xe1010000
630
631/**
632 * PCI device helpers.
633 */
634typedef struct PDMPCIHLPR3
635{
636 /** Structure version. PDM_PCIHLPR3_VERSION defines the current version. */
637 uint32_t u32Version;
638
639 /**
640 * Set an ISA IRQ.
641 *
642 * @param pDevIns The PCI device instance.
643 * @param iIrq IRQ number to set.
644 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
645 * @thread EMT only.
646 */
647 DECLR3CALLBACKMEMBER(void, pfnIsaSetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
648
649 /**
650 * Set an I/O-APIC IRQ.
651 *
652 * @param pDevIns The PCI device instance.
653 * @param iIrq IRQ number to set.
654 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
655 * @thread EMT only.
656 */
657 DECLR3CALLBACKMEMBER(void, pfnIoApicSetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
658
659 /**
660 * Checks if the given address is an MMIO2 base address or not.
661 *
662 * @returns true/false accordingly.
663 * @param pDevIns The PCI device instance.
664 * @param pOwner The owner of the memory, optional.
665 * @param GCPhys The address to check.
666 */
667 DECLR3CALLBACKMEMBER(bool, pfnIsMMIO2Base,(PPDMDEVINS pDevIns, PPDMDEVINS pOwner, RTGCPHYS GCPhys));
668
669 /**
670 * Gets the address of the RC PCI Bus helpers.
671 *
672 * This should be called at both construction and relocation time
673 * to obtain the correct address of the RC helpers.
674 *
675 * @returns RC pointer to the PCI Bus helpers.
676 * @param pDevIns Device instance of the PCI Bus.
677 * @thread EMT only.
678 */
679 DECLR3CALLBACKMEMBER(PCPDMPCIHLPRC, pfnGetRCHelpers,(PPDMDEVINS pDevIns));
680
681 /**
682 * Gets the address of the R0 PCI Bus helpers.
683 *
684 * This should be called at both construction and relocation time
685 * to obtain the correct address of the R0 helpers.
686 *
687 * @returns R0 pointer to the PCI Bus helpers.
688 * @param pDevIns Device instance of the PCI Bus.
689 * @thread EMT only.
690 */
691 DECLR3CALLBACKMEMBER(PCPDMPCIHLPR0, pfnGetR0Helpers,(PPDMDEVINS pDevIns));
692
693 /**
694 * Acquires the PDM lock.
695 *
696 * @returns VINF_SUCCESS on success.
697 * @returns Fatal error on failure.
698 * @param pDevIns The PCI device instance.
699 * @param rc Dummy for making the interface identical to the RC and R0 versions.
700 */
701 DECLR3CALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
702
703 /**
704 * Releases the PDM lock.
705 *
706 * @param pDevIns The PCI device instance.
707 */
708 DECLR3CALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
709
710 /** Just a safety precaution. */
711 uint32_t u32TheEnd;
712} PDMPCIHLPR3;
713/** Pointer to PCI helpers. */
714typedef R3PTRTYPE(PDMPCIHLPR3 *) PPDMPCIHLPR3;
715/** Pointer to const PCI helpers. */
716typedef R3PTRTYPE(const PDMPCIHLPR3 *) PCPDMPCIHLPR3;
717
718/** Current PDMPCIHLPR3 version number. */
719#define PDM_PCIHLPR3_VERSION 0xf1020000
720
721
722/**
723 * Programmable Interrupt Controller registration structure.
724 */
725typedef struct PDMPICREG
726{
727 /** Structure version number. PDM_PICREG_VERSION defines the current version. */
728 uint32_t u32Version;
729
730 /**
731 * Set the an IRQ.
732 *
733 * @param pDevIns Device instance of the PIC.
734 * @param iIrq IRQ number to set.
735 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
736 */
737 DECLR3CALLBACKMEMBER(void, pfnSetIrqR3,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
738
739 /**
740 * Get a pending interrupt.
741 *
742 * @returns Pending interrupt number.
743 * @param pDevIns Device instance of the PIC.
744 */
745 DECLR3CALLBACKMEMBER(int, pfnGetInterruptR3,(PPDMDEVINS pDevIns));
746
747 /** The name of the RC SetIrq entry point. */
748 const char *pszSetIrqRC;
749 /** The name of the RC GetInterrupt entry point. */
750 const char *pszGetInterruptRC;
751
752 /** The name of the R0 SetIrq entry point. */
753 const char *pszSetIrqR0;
754 /** The name of the R0 GetInterrupt entry point. */
755 const char *pszGetInterruptR0;
756} PDMPICREG;
757/** Pointer to a PIC registration structure. */
758typedef PDMPICREG *PPDMPICREG;
759
760/** Current PDMPICREG version number. */
761#define PDM_PICREG_VERSION 0xe0020000
762
763/**
764 * PIC RC helpers.
765 */
766typedef struct PDMPICHLPRC
767{
768 /** Structure version. PDM_PICHLPRC_VERSION defines the current version. */
769 uint32_t u32Version;
770
771 /**
772 * Set the interrupt force action flag.
773 *
774 * @param pDevIns Device instance of the PIC.
775 */
776 DECLRCCALLBACKMEMBER(void, pfnSetInterruptFF,(PPDMDEVINS pDevIns));
777
778 /**
779 * Clear the interrupt force action flag.
780 *
781 * @param pDevIns Device instance of the PIC.
782 */
783 DECLRCCALLBACKMEMBER(void, pfnClearInterruptFF,(PPDMDEVINS pDevIns));
784
785 /**
786 * Acquires the PDM lock.
787 *
788 * @returns VINF_SUCCESS on success.
789 * @returns rc if we failed to acquire the lock.
790 * @param pDevIns The PIC device instance.
791 * @param rc What to return if we fail to acquire the lock.
792 */
793 DECLRCCALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
794
795 /**
796 * Releases the PDM lock.
797 *
798 * @param pDevIns The PIC device instance.
799 */
800 DECLRCCALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
801
802 /** Just a safety precaution. */
803 uint32_t u32TheEnd;
804} PDMPICHLPRC;
805
806/** Pointer to PIC RC helpers. */
807typedef RCPTRTYPE(PDMPICHLPRC *) PPDMPICHLPRC;
808/** Pointer to const PIC RC helpers. */
809typedef RCPTRTYPE(const PDMPICHLPRC *) PCPDMPICHLPRC;
810
811/** Current PDMPICHLPRC version number. */
812#define PDM_PICHLPRC_VERSION 0xfc010000
813
814
815/**
816 * PIC R0 helpers.
817 */
818typedef struct PDMPICHLPR0
819{
820 /** Structure version. PDM_PICHLPR0_VERSION defines the current version. */
821 uint32_t u32Version;
822
823 /**
824 * Set the interrupt force action flag.
825 *
826 * @param pDevIns Device instance of the PIC.
827 */
828 DECLR0CALLBACKMEMBER(void, pfnSetInterruptFF,(PPDMDEVINS pDevIns));
829
830 /**
831 * Clear the interrupt force action flag.
832 *
833 * @param pDevIns Device instance of the PIC.
834 */
835 DECLR0CALLBACKMEMBER(void, pfnClearInterruptFF,(PPDMDEVINS pDevIns));
836
837 /**
838 * Acquires the PDM lock.
839 *
840 * @returns VINF_SUCCESS on success.
841 * @returns rc if we failed to acquire the lock.
842 * @param pDevIns The PIC device instance.
843 * @param rc What to return if we fail to acquire the lock.
844 */
845 DECLR0CALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
846
847 /**
848 * Releases the PDM lock.
849 *
850 * @param pDevIns The PCI device instance.
851 */
852 DECLR0CALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
853
854 /** Just a safety precaution. */
855 uint32_t u32TheEnd;
856} PDMPICHLPR0;
857
858/** Pointer to PIC R0 helpers. */
859typedef R0PTRTYPE(PDMPICHLPR0 *) PPDMPICHLPR0;
860/** Pointer to const PIC R0 helpers. */
861typedef R0PTRTYPE(const PDMPICHLPR0 *) PCPDMPICHLPR0;
862
863/** Current PDMPICHLPR0 version number. */
864#define PDM_PICHLPR0_VERSION 0xfc010000
865
866/**
867 * PIC R3 helpers.
868 */
869typedef struct PDMPICHLPR3
870{
871 /** Structure version. PDM_PICHLP_VERSION defines the current version. */
872 uint32_t u32Version;
873
874 /**
875 * Set the interrupt force action flag.
876 *
877 * @param pDevIns Device instance of the PIC.
878 */
879 DECLR3CALLBACKMEMBER(void, pfnSetInterruptFF,(PPDMDEVINS pDevIns));
880
881 /**
882 * Clear the interrupt force action flag.
883 *
884 * @param pDevIns Device instance of the PIC.
885 */
886 DECLR3CALLBACKMEMBER(void, pfnClearInterruptFF,(PPDMDEVINS pDevIns));
887
888 /**
889 * Acquires the PDM lock.
890 *
891 * @returns VINF_SUCCESS on success.
892 * @returns Fatal error on failure.
893 * @param pDevIns The PIC device instance.
894 * @param rc Dummy for making the interface identical to the RC and R0 versions.
895 */
896 DECLR3CALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
897
898 /**
899 * Releases the PDM lock.
900 *
901 * @param pDevIns The PIC device instance.
902 */
903 DECLR3CALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
904
905 /**
906 * Gets the address of the RC PIC helpers.
907 *
908 * This should be called at both construction and relocation time
909 * to obtain the correct address of the RC helpers.
910 *
911 * @returns RC pointer to the PIC helpers.
912 * @param pDevIns Device instance of the PIC.
913 */
914 DECLR3CALLBACKMEMBER(PCPDMPICHLPRC, pfnGetRCHelpers,(PPDMDEVINS pDevIns));
915
916 /**
917 * Gets the address of the R0 PIC helpers.
918 *
919 * This should be called at both construction and relocation time
920 * to obtain the correct address of the R0 helpers.
921 *
922 * @returns R0 pointer to the PIC helpers.
923 * @param pDevIns Device instance of the PIC.
924 */
925 DECLR3CALLBACKMEMBER(PCPDMPICHLPR0, pfnGetR0Helpers,(PPDMDEVINS pDevIns));
926
927 /** Just a safety precaution. */
928 uint32_t u32TheEnd;
929} PDMPICHLPR3;
930
931/** Pointer to PIC R3 helpers. */
932typedef R3PTRTYPE(PDMPICHLPR3 *) PPDMPICHLPR3;
933/** Pointer to const PIC R3 helpers. */
934typedef R3PTRTYPE(const PDMPICHLPR3 *) PCPDMPICHLPR3;
935
936/** Current PDMPICHLPR3 version number. */
937#define PDM_PICHLPR3_VERSION 0xf0010000
938
939
940
941/**
942 * Advanced Programmable Interrupt Controller registration structure.
943 */
944typedef struct PDMAPICREG
945{
946 /** Structure version number. PDM_APICREG_VERSION defines the current version. */
947 uint32_t u32Version;
948
949 /**
950 * Get a pending interrupt.
951 *
952 * @returns Pending interrupt number.
953 * @param pDevIns Device instance of the APIC.
954 */
955 DECLR3CALLBACKMEMBER(int, pfnGetInterruptR3,(PPDMDEVINS pDevIns));
956
957 /**
958 * Check if the APIC has a pending interrupt/if a TPR change would active one
959 *
960 * @returns Pending interrupt yes/no
961 * @param pDevIns Device instance of the APIC.
962 */
963 DECLR3CALLBACKMEMBER(bool, pfnHasPendingIrqR3,(PPDMDEVINS pDevIns));
964
965 /**
966 * Set the APIC base.
967 *
968 * @param pDevIns Device instance of the APIC.
969 * @param u64Base The new base.
970 */
971 DECLR3CALLBACKMEMBER(void, pfnSetBaseR3,(PPDMDEVINS pDevIns, uint64_t u64Base));
972
973 /**
974 * Get the APIC base.
975 *
976 * @returns Current base.
977 * @param pDevIns Device instance of the APIC.
978 */
979 DECLR3CALLBACKMEMBER(uint64_t, pfnGetBaseR3,(PPDMDEVINS pDevIns));
980
981 /**
982 * Set the TPR (task priority register).
983 *
984 * @param pDevIns Device instance of the APIC.
985 * @param idCpu VCPU id
986 * @param u8TPR The new TPR.
987 */
988 DECLR3CALLBACKMEMBER(void, pfnSetTPRR3,(PPDMDEVINS pDevIns, VMCPUID idCpu, uint8_t u8TPR));
989
990 /**
991 * Get the TPR (task priority register).
992 *
993 * @returns The current TPR.
994 * @param pDevIns Device instance of the APIC.
995 * @param idCpu VCPU id
996 */
997 DECLR3CALLBACKMEMBER(uint8_t, pfnGetTPRR3,(PPDMDEVINS pDevIns, VMCPUID idCpu));
998
999 /**
1000 * Write MSR in APIC range.
1001 *
1002 * @returns VBox status code.
1003 * @param pDevIns Device instance of the APIC.
1004 * @param idCpu Target CPU.
1005 * @param u32Reg MSR to write.
1006 * @param u64Value Value to write.
1007 */
1008 DECLR3CALLBACKMEMBER(int, pfnWriteMSRR3, (PPDMDEVINS pDevIns, VMCPUID idCpu, uint32_t u32Reg, uint64_t u64Value));
1009
1010 /**
1011 * Read MSR in APIC range.
1012 *
1013 * @returns VBox status code.
1014 * @param pDevIns Device instance of the APIC.
1015 * @param idCpu Target CPU.
1016 * @param u32Reg MSR to read.
1017 * @param pu64Value Value read.
1018 */
1019 DECLR3CALLBACKMEMBER(int, pfnReadMSRR3, (PPDMDEVINS pDevIns, VMCPUID idCpu, uint32_t u32Reg, uint64_t *pu64Value));
1020
1021 /**
1022 * Private interface between the IOAPIC and APIC.
1023 *
1024 * This is a low-level, APIC/IOAPIC implementation specific interface
1025 * which is registered with PDM only because it makes life so much
1026 * simpler right now (GC bits). This is a bad bad hack! The correct
1027 * way of doing this would involve some way of querying GC interfaces
1028 * and relocating them. Perhaps doing some kind of device init in GC...
1029 *
1030 * @returns status code.
1031 * @param pDevIns Device instance of the APIC.
1032 * @param u8Dest See APIC implementation.
1033 * @param u8DestMode See APIC implementation.
1034 * @param u8DeliveryMode See APIC implementation.
1035 * @param iVector See APIC implementation.
1036 * @param u8Polarity See APIC implementation.
1037 * @param u8TriggerMode See APIC implementation.
1038 */
1039 DECLR3CALLBACKMEMBER(int, pfnBusDeliverR3,(PPDMDEVINS pDevIns, uint8_t u8Dest, uint8_t u8DestMode, uint8_t u8DeliveryMode,
1040 uint8_t iVector, uint8_t u8Polarity, uint8_t u8TriggerMode));
1041
1042 /** The name of the RC GetInterrupt entry point. */
1043 const char *pszGetInterruptRC;
1044 /** The name of the RC HasPendingIrq entry point. */
1045 const char *pszHasPendingIrqRC;
1046 /** The name of the RC SetBase entry point. */
1047 const char *pszSetBaseRC;
1048 /** The name of the RC GetBase entry point. */
1049 const char *pszGetBaseRC;
1050 /** The name of the RC SetTPR entry point. */
1051 const char *pszSetTPRRC;
1052 /** The name of the RC GetTPR entry point. */
1053 const char *pszGetTPRRC;
1054 /** The name of the RC WriteMSR entry point. */
1055 const char *pszWriteMSRRC;
1056 /** The name of the RC ReadMSR entry point. */
1057 const char *pszReadMSRRC;
1058 /** The name of the RC BusDeliver entry point. */
1059 const char *pszBusDeliverRC;
1060
1061 /** The name of the R0 GetInterrupt entry point. */
1062 const char *pszGetInterruptR0;
1063 /** The name of the R0 HasPendingIrq entry point. */
1064 const char *pszHasPendingIrqR0;
1065 /** The name of the R0 SetBase entry point. */
1066 const char *pszSetBaseR0;
1067 /** The name of the R0 GetBase entry point. */
1068 const char *pszGetBaseR0;
1069 /** The name of the R0 SetTPR entry point. */
1070 const char *pszSetTPRR0;
1071 /** The name of the R0 GetTPR entry point. */
1072 const char *pszGetTPRR0;
1073 /** The name of the R0 WriteMSR entry point. */
1074 const char *pszWriteMSRR0;
1075 /** The name of the R0 ReadMSR entry point. */
1076 const char *pszReadMSRR0;
1077 /** The name of the R0 BusDeliver entry point. */
1078 const char *pszBusDeliverR0;
1079
1080} PDMAPICREG;
1081/** Pointer to an APIC registration structure. */
1082typedef PDMAPICREG *PPDMAPICREG;
1083
1084/** Current PDMAPICREG version number. */
1085#define PDM_APICREG_VERSION 0x70010000
1086
1087
1088/**
1089 * APIC version argument for pfnChangeFeature.
1090 */
1091typedef enum PDMAPICVERSION
1092{
1093 /** Invalid 0 entry. */
1094 PDMAPICVERSION_INVALID = 0,
1095 /** No APIC. */
1096 PDMAPICVERSION_NONE,
1097 /** Standard APIC (X86_CPUID_FEATURE_EDX_APIC). */
1098 PDMAPICVERSION_APIC,
1099 /** Intel X2APIC (X86_CPUID_FEATURE_ECX_X2APIC). */
1100 PDMAPICVERSION_X2APIC,
1101 /** The usual 32-bit paranoia. */
1102 PDMAPICVERSION_32BIT_HACK = 0x7fffffff
1103} PDMAPICVERSION;
1104
1105
1106/**
1107 * APIC RC helpers.
1108 */
1109typedef struct PDMAPICHLPRC
1110{
1111 /** Structure version. PDM_APICHLPRC_VERSION defines the current version. */
1112 uint32_t u32Version;
1113
1114 /**
1115 * Set the interrupt force action flag.
1116 *
1117 * @param pDevIns Device instance of the APIC.
1118 * @param idCpu Virtual CPU to set flag upon.
1119 */
1120 DECLRCCALLBACKMEMBER(void, pfnSetInterruptFF,(PPDMDEVINS pDevIns, VMCPUID idCpu));
1121
1122 /**
1123 * Clear the interrupt force action flag.
1124 *
1125 * @param pDevIns Device instance of the APIC.
1126 * @param idCpu Virtual CPU to clear flag upon.
1127 */
1128 DECLRCCALLBACKMEMBER(void, pfnClearInterruptFF,(PPDMDEVINS pDevIns, VMCPUID idCpu));
1129
1130 /**
1131 * Modifies APIC-related bits in the CPUID feature mask.
1132 *
1133 * @param pDevIns Device instance of the APIC.
1134 * @param enmVersion Supported APIC version.
1135 */
1136 DECLRCCALLBACKMEMBER(void, pfnChangeFeature,(PPDMDEVINS pDevIns, PDMAPICVERSION enmVersion));
1137
1138 /**
1139 * Acquires the PDM lock.
1140 *
1141 * @returns VINF_SUCCESS on success.
1142 * @returns rc if we failed to acquire the lock.
1143 * @param pDevIns The APIC device instance.
1144 * @param rc What to return if we fail to acquire the lock.
1145 */
1146 DECLRCCALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
1147
1148 /**
1149 * Releases the PDM lock.
1150 *
1151 * @param pDevIns The APIC device instance.
1152 */
1153 DECLRCCALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
1154
1155 /**
1156 * Get the virtual CPU id corresponding to the current EMT.
1157 *
1158 * @param pDevIns The APIC device instance.
1159 */
1160 DECLRCCALLBACKMEMBER(VMCPUID, pfnGetCpuId,(PPDMDEVINS pDevIns));
1161
1162 /** Just a safety precaution. */
1163 uint32_t u32TheEnd;
1164} PDMAPICHLPRC;
1165/** Pointer to APIC GC helpers. */
1166typedef RCPTRTYPE(PDMAPICHLPRC *) PPDMAPICHLPRC;
1167/** Pointer to const APIC helpers. */
1168typedef RCPTRTYPE(const PDMAPICHLPRC *) PCPDMAPICHLPRC;
1169
1170/** Current PDMAPICHLPRC version number. */
1171#define PDM_APICHLPRC_VERSION 0x60010000
1172
1173
1174/**
1175 * APIC R0 helpers.
1176 */
1177typedef struct PDMAPICHLPR0
1178{
1179 /** Structure version. PDM_APICHLPR0_VERSION defines the current version. */
1180 uint32_t u32Version;
1181
1182 /**
1183 * Set the interrupt force action flag.
1184 *
1185 * @param pDevIns Device instance of the APIC.
1186 * @param idCpu Virtual CPU to set flag upon.
1187 */
1188 DECLR0CALLBACKMEMBER(void, pfnSetInterruptFF,(PPDMDEVINS pDevIns, VMCPUID idCpu));
1189
1190 /**
1191 * Clear the interrupt force action flag.
1192 *
1193 * @param pDevIns Device instance of the APIC.
1194 * @param idCpu Virtual CPU to clear flag upon.
1195 */
1196 DECLR0CALLBACKMEMBER(void, pfnClearInterruptFF,(PPDMDEVINS pDevIns, VMCPUID idCpu));
1197
1198 /**
1199 * Modifies APIC-related bits in the CPUID feature mask.
1200 *
1201 * @param pDevIns Device instance of the APIC.
1202 * @param enmVersion Supported APIC version.
1203 */
1204 DECLR0CALLBACKMEMBER(void, pfnChangeFeature,(PPDMDEVINS pDevIns, PDMAPICVERSION enmVersion));
1205
1206 /**
1207 * Acquires the PDM lock.
1208 *
1209 * @returns VINF_SUCCESS on success.
1210 * @returns rc if we failed to acquire the lock.
1211 * @param pDevIns The APIC device instance.
1212 * @param rc What to return if we fail to acquire the lock.
1213 */
1214 DECLR0CALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
1215
1216 /**
1217 * Releases the PDM lock.
1218 *
1219 * @param pDevIns The APIC device instance.
1220 */
1221 DECLR0CALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
1222
1223 /**
1224 * Get the virtual CPU id corresponding to the current EMT.
1225 *
1226 * @param pDevIns The APIC device instance.
1227 */
1228 DECLR0CALLBACKMEMBER(VMCPUID, pfnGetCpuId,(PPDMDEVINS pDevIns));
1229
1230 /** Just a safety precaution. */
1231 uint32_t u32TheEnd;
1232} PDMAPICHLPR0;
1233/** Pointer to APIC GC helpers. */
1234typedef RCPTRTYPE(PDMAPICHLPR0 *) PPDMAPICHLPR0;
1235/** Pointer to const APIC helpers. */
1236typedef R0PTRTYPE(const PDMAPICHLPR0 *) PCPDMAPICHLPR0;
1237
1238/** Current PDMAPICHLPR0 version number. */
1239#define PDM_APICHLPR0_VERSION 0x60010000
1240
1241/**
1242 * APIC R3 helpers.
1243 */
1244typedef struct PDMAPICHLPR3
1245{
1246 /** Structure version. PDM_APICHLPR3_VERSION defines the current version. */
1247 uint32_t u32Version;
1248
1249 /**
1250 * Set the interrupt force action flag.
1251 *
1252 * @param pDevIns Device instance of the APIC.
1253 * @param idCpu Virtual CPU to set flag upon.
1254 */
1255 DECLR3CALLBACKMEMBER(void, pfnSetInterruptFF,(PPDMDEVINS pDevIns, VMCPUID idCpu));
1256
1257 /**
1258 * Clear the interrupt force action flag.
1259 *
1260 * @param pDevIns Device instance of the APIC.
1261 * @param idCpu Virtual CPU to clear flag upon.
1262 */
1263 DECLR3CALLBACKMEMBER(void, pfnClearInterruptFF,(PPDMDEVINS pDevIns, VMCPUID idCpu));
1264
1265 /**
1266 * Modifies APIC-related bits in the CPUID feature mask.
1267 *
1268 * @param pDevIns Device instance of the APIC.
1269 * @param enmVersion Supported APIC version.
1270 */
1271 DECLR3CALLBACKMEMBER(void, pfnChangeFeature,(PPDMDEVINS pDevIns, PDMAPICVERSION enmVersion));
1272
1273 /**
1274 * Get the virtual CPU id corresponding to the current EMT.
1275 *
1276 * @param pDevIns The APIC device instance.
1277 */
1278 DECLR3CALLBACKMEMBER(VMCPUID, pfnGetCpuId,(PPDMDEVINS pDevIns));
1279
1280 /**
1281 * Sends SIPI to given virtual CPU.
1282 *
1283 * @param pDevIns The APIC device instance.
1284 * @param idCpu Virtual CPU to perform SIPI on
1285 * @param iVector SIPI vector
1286 */
1287 DECLR3CALLBACKMEMBER(void, pfnSendSipi,(PPDMDEVINS pDevIns, VMCPUID idCpu, uint32_t uVector));
1288
1289 /**
1290 * Sends init IPI to given virtual CPU, should result in reset and
1291 * halting till SIPI.
1292 *
1293 * @param pDevIns The APIC device instance.
1294 * @param idCpu Virtual CPU to perform SIPI on
1295 */
1296 DECLR3CALLBACKMEMBER(void, pfnSendInitIpi,(PPDMDEVINS pDevIns, VMCPUID idCpu));
1297
1298 /**
1299 * Gets the address of the RC APIC helpers.
1300 *
1301 * This should be called at both construction and relocation time
1302 * to obtain the correct address of the RC helpers.
1303 *
1304 * @returns GC pointer to the APIC helpers.
1305 * @param pDevIns Device instance of the APIC.
1306 */
1307 DECLR3CALLBACKMEMBER(PCPDMAPICHLPRC, pfnGetRCHelpers,(PPDMDEVINS pDevIns));
1308
1309 /**
1310 * Gets the address of the R0 APIC helpers.
1311 *
1312 * This should be called at both construction and relocation time
1313 * to obtain the correct address of the R0 helpers.
1314 *
1315 * @returns R0 pointer to the APIC helpers.
1316 * @param pDevIns Device instance of the APIC.
1317 */
1318 DECLR3CALLBACKMEMBER(PCPDMAPICHLPR0, pfnGetR0Helpers,(PPDMDEVINS pDevIns));
1319
1320 /**
1321 * Get the critical section used to synchronize the PICs, PCI and stuff.
1322 *
1323 * @returns Ring-3 pointer to the critical section.
1324 * @param pDevIns The APIC device instance.
1325 */
1326 DECLR3CALLBACKMEMBER(R3PTRTYPE(PPDMCRITSECT), pfnGetR3CritSect,(PPDMDEVINS pDevIns));
1327
1328 /**
1329 * Get the critical section used to synchronize the PICs, PCI and stuff.
1330 *
1331 * @returns Raw-mode context pointer to the critical section.
1332 * @param pDevIns The APIC device instance.
1333 */
1334 DECLR3CALLBACKMEMBER(RCPTRTYPE(PPDMCRITSECT), pfnGetRCCritSect,(PPDMDEVINS pDevIns));
1335
1336 /**
1337 * Get the critical section used to synchronize the PICs, PCI and stuff.
1338 *
1339 * @returns Ring-0 pointer to the critical section.
1340 * @param pDevIns The APIC device instance.
1341 */
1342 DECLR3CALLBACKMEMBER(R0PTRTYPE(PPDMCRITSECT), pfnGetR0CritSect,(PPDMDEVINS pDevIns));
1343
1344 /** Just a safety precaution. */
1345 uint32_t u32TheEnd;
1346} PDMAPICHLPR3;
1347/** Pointer to APIC helpers. */
1348typedef R3PTRTYPE(PDMAPICHLPR3 *) PPDMAPICHLPR3;
1349/** Pointer to const APIC helpers. */
1350typedef R3PTRTYPE(const PDMAPICHLPR3 *) PCPDMAPICHLPR3;
1351
1352/** Current PDMAPICHLP version number. */
1353#define PDM_APICHLPR3_VERSION 0xfd020000
1354
1355
1356/**
1357 * I/O APIC registration structure.
1358 */
1359typedef struct PDMIOAPICREG
1360{
1361 /** Struct version+magic number (PDM_IOAPICREG_VERSION). */
1362 uint32_t u32Version;
1363
1364 /**
1365 * Set the an IRQ.
1366 *
1367 * @param pDevIns Device instance of the I/O APIC.
1368 * @param iIrq IRQ number to set.
1369 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
1370 */
1371 DECLR3CALLBACKMEMBER(void, pfnSetIrqR3,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
1372
1373 /** The name of the GC SetIrq entry point. */
1374 const char *pszSetIrqRC;
1375
1376 /** The name of the R0 SetIrq entry point. */
1377 const char *pszSetIrqR0;
1378} PDMIOAPICREG;
1379/** Pointer to an APIC registration structure. */
1380typedef PDMIOAPICREG *PPDMIOAPICREG;
1381
1382/** Current PDMAPICREG version number. */
1383#define PDM_IOAPICREG_VERSION 0x50010000
1384
1385
1386/**
1387 * IOAPIC RC helpers.
1388 */
1389typedef struct PDMIOAPICHLPRC
1390{
1391 /** Structure version. PDM_IOAPICHLPRC_VERSION defines the current version. */
1392 uint32_t u32Version;
1393
1394 /**
1395 * Private interface between the IOAPIC and APIC.
1396 *
1397 * See comments about this hack on PDMAPICREG::pfnBusDeliverR3.
1398 *
1399 * @returns status code.
1400 * @param pDevIns Device instance of the IOAPIC.
1401 * @param u8Dest See APIC implementation.
1402 * @param u8DestMode See APIC implementation.
1403 * @param u8DeliveryMode See APIC implementation.
1404 * @param iVector See APIC implementation.
1405 * @param u8Polarity See APIC implementation.
1406 * @param u8TriggerMode See APIC implementation.
1407 */
1408 DECLRCCALLBACKMEMBER(int, pfnApicBusDeliver,(PPDMDEVINS pDevIns, uint8_t u8Dest, uint8_t u8DestMode, uint8_t u8DeliveryMode,
1409 uint8_t iVector, uint8_t u8Polarity, uint8_t u8TriggerMode));
1410
1411 /**
1412 * Acquires the PDM lock.
1413 *
1414 * @returns VINF_SUCCESS on success.
1415 * @returns rc if we failed to acquire the lock.
1416 * @param pDevIns The IOAPIC device instance.
1417 * @param rc What to return if we fail to acquire the lock.
1418 */
1419 DECLRCCALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
1420
1421 /**
1422 * Releases the PDM lock.
1423 *
1424 * @param pDevIns The IOAPIC device instance.
1425 */
1426 DECLRCCALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
1427
1428 /** Just a safety precaution. */
1429 uint32_t u32TheEnd;
1430} PDMIOAPICHLPRC;
1431/** Pointer to IOAPIC RC helpers. */
1432typedef RCPTRTYPE(PDMIOAPICHLPRC *) PPDMIOAPICHLPRC;
1433/** Pointer to const IOAPIC helpers. */
1434typedef RCPTRTYPE(const PDMIOAPICHLPRC *) PCPDMIOAPICHLPRC;
1435
1436/** Current PDMIOAPICHLPRC version number. */
1437#define PDM_IOAPICHLPRC_VERSION 0xfe010000
1438
1439
1440/**
1441 * IOAPIC R0 helpers.
1442 */
1443typedef struct PDMIOAPICHLPR0
1444{
1445 /** Structure version. PDM_IOAPICHLPR0_VERSION defines the current version. */
1446 uint32_t u32Version;
1447
1448 /**
1449 * Private interface between the IOAPIC and APIC.
1450 *
1451 * See comments about this hack on PDMAPICREG::pfnBusDeliverR3.
1452 *
1453 * @returns status code.
1454 * @param pDevIns Device instance of the IOAPIC.
1455 * @param u8Dest See APIC implementation.
1456 * @param u8DestMode See APIC implementation.
1457 * @param u8DeliveryMode See APIC implementation.
1458 * @param iVector See APIC implementation.
1459 * @param u8Polarity See APIC implementation.
1460 * @param u8TriggerMode See APIC implementation.
1461 */
1462 DECLR0CALLBACKMEMBER(int, pfnApicBusDeliver,(PPDMDEVINS pDevIns, uint8_t u8Dest, uint8_t u8DestMode, uint8_t u8DeliveryMode,
1463 uint8_t iVector, uint8_t u8Polarity, uint8_t u8TriggerMode));
1464
1465 /**
1466 * Acquires the PDM lock.
1467 *
1468 * @returns VINF_SUCCESS on success.
1469 * @returns rc if we failed to acquire the lock.
1470 * @param pDevIns The IOAPIC device instance.
1471 * @param rc What to return if we fail to acquire the lock.
1472 */
1473 DECLR0CALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
1474
1475 /**
1476 * Releases the PDM lock.
1477 *
1478 * @param pDevIns The IOAPIC device instance.
1479 */
1480 DECLR0CALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
1481
1482 /** Just a safety precaution. */
1483 uint32_t u32TheEnd;
1484} PDMIOAPICHLPR0;
1485/** Pointer to IOAPIC R0 helpers. */
1486typedef R0PTRTYPE(PDMIOAPICHLPR0 *) PPDMIOAPICHLPR0;
1487/** Pointer to const IOAPIC helpers. */
1488typedef R0PTRTYPE(const PDMIOAPICHLPR0 *) PCPDMIOAPICHLPR0;
1489
1490/** Current PDMIOAPICHLPR0 version number. */
1491#define PDM_IOAPICHLPR0_VERSION 0xfe010000
1492
1493/**
1494 * IOAPIC R3 helpers.
1495 */
1496typedef struct PDMIOAPICHLPR3
1497{
1498 /** Structure version. PDM_IOAPICHLPR3_VERSION defines the current version. */
1499 uint32_t u32Version;
1500
1501 /**
1502 * Private interface between the IOAPIC and APIC.
1503 *
1504 * See comments about this hack on PDMAPICREG::pfnBusDeliverR3.
1505 *
1506 * @returns status code
1507 * @param pDevIns Device instance of the IOAPIC.
1508 * @param u8Dest See APIC implementation.
1509 * @param u8DestMode See APIC implementation.
1510 * @param u8DeliveryMode See APIC implementation.
1511 * @param iVector See APIC implementation.
1512 * @param u8Polarity See APIC implementation.
1513 * @param u8TriggerMode See APIC implementation.
1514 */
1515 DECLR3CALLBACKMEMBER(int, pfnApicBusDeliver,(PPDMDEVINS pDevIns, uint8_t u8Dest, uint8_t u8DestMode, uint8_t u8DeliveryMode,
1516 uint8_t iVector, uint8_t u8Polarity, uint8_t u8TriggerMode));
1517
1518 /**
1519 * Acquires the PDM lock.
1520 *
1521 * @returns VINF_SUCCESS on success.
1522 * @returns Fatal error on failure.
1523 * @param pDevIns The IOAPIC device instance.
1524 * @param rc Dummy for making the interface identical to the GC and R0 versions.
1525 */
1526 DECLR3CALLBACKMEMBER(int, pfnLock,(PPDMDEVINS pDevIns, int rc));
1527
1528 /**
1529 * Releases the PDM lock.
1530 *
1531 * @param pDevIns The IOAPIC device instance.
1532 */
1533 DECLR3CALLBACKMEMBER(void, pfnUnlock,(PPDMDEVINS pDevIns));
1534
1535 /**
1536 * Gets the address of the RC IOAPIC helpers.
1537 *
1538 * This should be called at both construction and relocation time
1539 * to obtain the correct address of the RC helpers.
1540 *
1541 * @returns RC pointer to the IOAPIC helpers.
1542 * @param pDevIns Device instance of the IOAPIC.
1543 */
1544 DECLR3CALLBACKMEMBER(PCPDMIOAPICHLPRC, pfnGetRCHelpers,(PPDMDEVINS pDevIns));
1545
1546 /**
1547 * Gets the address of the R0 IOAPIC helpers.
1548 *
1549 * This should be called at both construction and relocation time
1550 * to obtain the correct address of the R0 helpers.
1551 *
1552 * @returns R0 pointer to the IOAPIC helpers.
1553 * @param pDevIns Device instance of the IOAPIC.
1554 */
1555 DECLR3CALLBACKMEMBER(PCPDMIOAPICHLPR0, pfnGetR0Helpers,(PPDMDEVINS pDevIns));
1556
1557 /** Just a safety precaution. */
1558 uint32_t u32TheEnd;
1559} PDMIOAPICHLPR3;
1560/** Pointer to IOAPIC R3 helpers. */
1561typedef R3PTRTYPE(PDMIOAPICHLPR3 *) PPDMIOAPICHLPR3;
1562/** Pointer to const IOAPIC helpers. */
1563typedef R3PTRTYPE(const PDMIOAPICHLPR3 *) PCPDMIOAPICHLPR3;
1564
1565/** Current PDMIOAPICHLPR3 version number. */
1566#define PDM_IOAPICHLPR3_VERSION 0xff010000
1567
1568
1569
1570#ifdef IN_RING3
1571
1572/**
1573 * DMA Transfer Handler.
1574 *
1575 * @returns Number of bytes transferred.
1576 * @param pDevIns Device instance of the DMA.
1577 * @param pvUser User pointer.
1578 * @param uChannel Channel number.
1579 * @param off DMA position.
1580 * @param cb Block size.
1581 */
1582typedef DECLCALLBACK(uint32_t) FNDMATRANSFERHANDLER(PPDMDEVINS pDevIns, void *pvUser, unsigned uChannel, uint32_t off, uint32_t cb);
1583/** Pointer to a FNDMATRANSFERHANDLER(). */
1584typedef FNDMATRANSFERHANDLER *PFNDMATRANSFERHANDLER;
1585
1586/**
1587 * DMA Controller registration structure.
1588 */
1589typedef struct PDMDMAREG
1590{
1591 /** Structure version number. PDM_DMACREG_VERSION defines the current version. */
1592 uint32_t u32Version;
1593
1594 /**
1595 * Execute pending transfers.
1596 *
1597 * @returns A more work indiciator. I.e. 'true' if there is more to be done, and 'false' if all is done.
1598 * @param pDevIns Device instance of the DMAC.
1599 */
1600 DECLR3CALLBACKMEMBER(bool, pfnRun,(PPDMDEVINS pDevIns));
1601
1602 /**
1603 * Register transfer function for DMA channel.
1604 *
1605 * @param pDevIns Device instance of the DMAC.
1606 * @param uChannel Channel number.
1607 * @param pfnTransferHandler Device specific transfer function.
1608 * @param pvUSer User pointer to be passed to the callback.
1609 */
1610 DECLR3CALLBACKMEMBER(void, pfnRegister,(PPDMDEVINS pDevIns, unsigned uChannel, PFNDMATRANSFERHANDLER pfnTransferHandler, void *pvUser));
1611
1612 /**
1613 * Read memory
1614 *
1615 * @returns Number of bytes read.
1616 * @param pDevIns Device instance of the DMAC.
1617 * @param pvBuffer Pointer to target buffer.
1618 * @param off DMA position.
1619 * @param cbBlock Block size.
1620 */
1621 DECLR3CALLBACKMEMBER(uint32_t, pfnReadMemory,(PPDMDEVINS pDevIns, unsigned uChannel, void *pvBuffer, uint32_t off, uint32_t cbBlock));
1622
1623 /**
1624 * Write memory
1625 *
1626 * @returns Number of bytes written.
1627 * @param pDevIns Device instance of the DMAC.
1628 * @param pvBuffer Memory to write.
1629 * @param off DMA position.
1630 * @param cbBlock Block size.
1631 */
1632 DECLR3CALLBACKMEMBER(uint32_t, pfnWriteMemory,(PPDMDEVINS pDevIns, unsigned uChannel, const void *pvBuffer, uint32_t off, uint32_t cbBlock));
1633
1634 /**
1635 * Set the DREQ line.
1636 *
1637 * @param pDevIns Device instance of the DMAC.
1638 * @param uChannel Channel number.
1639 * @param uLevel Level of the line.
1640 */
1641 DECLR3CALLBACKMEMBER(void, pfnSetDREQ,(PPDMDEVINS pDevIns, unsigned uChannel, unsigned uLevel));
1642
1643 /**
1644 * Get channel mode
1645 *
1646 * @returns Channel mode.
1647 * @param pDevIns Device instance of the DMAC.
1648 * @param uChannel Channel number.
1649 */
1650 DECLR3CALLBACKMEMBER(uint8_t, pfnGetChannelMode,(PPDMDEVINS pDevIns, unsigned uChannel));
1651
1652} PDMDMACREG;
1653/** Pointer to a DMAC registration structure. */
1654typedef PDMDMACREG *PPDMDMACREG;
1655
1656/** Current PDMDMACREG version number. */
1657#define PDM_DMACREG_VERSION 0xf5010000
1658
1659
1660/**
1661 * DMA Controller device helpers.
1662 */
1663typedef struct PDMDMACHLP
1664{
1665 /** Structure version. PDM_DMACHLP_VERSION defines the current version. */
1666 uint32_t u32Version;
1667
1668 /* to-be-defined */
1669
1670} PDMDMACHLP;
1671/** Pointer to DMAC helpers. */
1672typedef PDMDMACHLP *PPDMDMACHLP;
1673/** Pointer to const DMAC helpers. */
1674typedef const PDMDMACHLP *PCPDMDMACHLP;
1675
1676/** Current PDMDMACHLP version number. */
1677#define PDM_DMACHLP_VERSION 0xf6010000
1678
1679#endif /* IN_RING3 */
1680
1681
1682
1683/**
1684 * RTC registration structure.
1685 */
1686typedef struct PDMRTCREG
1687{
1688 /** Structure version number. PDM_RTCREG_VERSION defines the current version. */
1689 uint32_t u32Version;
1690 uint32_t u32Alignment; /**< structure size alignment. */
1691
1692 /**
1693 * Write to a CMOS register and update the checksum if necessary.
1694 *
1695 * @returns VBox status code.
1696 * @param pDevIns Device instance of the RTC.
1697 * @param iReg The CMOS register index.
1698 * @param u8Value The CMOS register value.
1699 */
1700 DECLR3CALLBACKMEMBER(int, pfnWrite,(PPDMDEVINS pDevIns, unsigned iReg, uint8_t u8Value));
1701
1702 /**
1703 * Read a CMOS register.
1704 *
1705 * @returns VBox status code.
1706 * @param pDevIns Device instance of the RTC.
1707 * @param iReg The CMOS register index.
1708 * @param pu8Value Where to store the CMOS register value.
1709 */
1710 DECLR3CALLBACKMEMBER(int, pfnRead,(PPDMDEVINS pDevIns, unsigned iReg, uint8_t *pu8Value));
1711
1712} PDMRTCREG;
1713/** Pointer to a RTC registration structure. */
1714typedef PDMRTCREG *PPDMRTCREG;
1715/** Pointer to a const RTC registration structure. */
1716typedef const PDMRTCREG *PCPDMRTCREG;
1717
1718/** Current PDMRTCREG version number. */
1719#define PDM_RTCREG_VERSION 0xfa010000
1720
1721
1722/**
1723 * RTC device helpers.
1724 */
1725typedef struct PDMRTCHLP
1726{
1727 /** Structure version. PDM_RTCHLP_VERSION defines the current version. */
1728 uint32_t u32Version;
1729
1730 /* to-be-defined */
1731
1732} PDMRTCHLP;
1733/** Pointer to RTC helpers. */
1734typedef PDMRTCHLP *PPDMRTCHLP;
1735/** Pointer to const RTC helpers. */
1736typedef const PDMRTCHLP *PCPDMRTCHLP;
1737
1738/** Current PDMRTCHLP version number. */
1739#define PDM_RTCHLP_VERSION 0xf6010000
1740
1741
1742
1743#ifdef IN_RING3
1744
1745/**
1746 * PDM Device API.
1747 */
1748typedef struct PDMDEVHLPR3
1749{
1750 /** Structure version. PDM_DEVHLP_VERSION defines the current version. */
1751 uint32_t u32Version;
1752
1753 /**
1754 * Register a number of I/O ports with a device.
1755 *
1756 * These callbacks are of course for the host context (HC).
1757 * Register HC handlers before guest context (GC) handlers! There must be a
1758 * HC handler for every GC handler!
1759 *
1760 * @returns VBox status.
1761 * @param pDevIns The device instance to register the ports with.
1762 * @param Port First port number in the range.
1763 * @param cPorts Number of ports to register.
1764 * @param pvUser User argument.
1765 * @param pfnOut Pointer to function which is gonna handle OUT operations.
1766 * @param pfnIn Pointer to function which is gonna handle IN operations.
1767 * @param pfnOutStr Pointer to function which is gonna handle string OUT operations.
1768 * @param pfnInStr Pointer to function which is gonna handle string IN operations.
1769 * @param pszDesc Pointer to description string. This must not be freed.
1770 */
1771 DECLR3CALLBACKMEMBER(int, pfnIOPortRegister,(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTHCPTR pvUser,
1772 PFNIOMIOPORTOUT pfnOut, PFNIOMIOPORTIN pfnIn,
1773 PFNIOMIOPORTOUTSTRING pfnOutStr, PFNIOMIOPORTINSTRING pfnInStr, const char *pszDesc));
1774
1775 /**
1776 * Register a number of I/O ports with a device for GC.
1777 *
1778 * These callbacks are for the host context (GC).
1779 * Register host context (HC) handlers before guest context handlers! There must be a
1780 * HC handler for every GC handler!
1781 *
1782 * @returns VBox status.
1783 * @param pDevIns The device instance to register the ports with and which GC module
1784 * to resolve the names against.
1785 * @param Port First port number in the range.
1786 * @param cPorts Number of ports to register.
1787 * @param pvUser User argument.
1788 * @param pszOut Name of the GC function which is gonna handle OUT operations.
1789 * @param pszIn Name of the GC function which is gonna handle IN operations.
1790 * @param pszOutStr Name of the GC function which is gonna handle string OUT operations.
1791 * @param pszInStr Name of the GC function which is gonna handle string IN operations.
1792 * @param pszDesc Pointer to description string. This must not be freed.
1793 */
1794 DECLR3CALLBACKMEMBER(int, pfnIOPortRegisterGC,(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTRCPTR pvUser,
1795 const char *pszOut, const char *pszIn,
1796 const char *pszOutStr, const char *pszInStr, const char *pszDesc));
1797
1798 /**
1799 * Register a number of I/O ports with a device.
1800 *
1801 * These callbacks are of course for the ring-0 host context (R0).
1802 * Register R3 (HC) handlers before R0 (R0) handlers! There must be a R3 (HC) handler for every R0 handler!
1803 *
1804 * @returns VBox status.
1805 * @param pDevIns The device instance to register the ports with.
1806 * @param Port First port number in the range.
1807 * @param cPorts Number of ports to register.
1808 * @param pvUser User argument. (if pointer, then it must be in locked memory!)
1809 * @param pszOut Name of the R0 function which is gonna handle OUT operations.
1810 * @param pszIn Name of the R0 function which is gonna handle IN operations.
1811 * @param pszOutStr Name of the R0 function which is gonna handle string OUT operations.
1812 * @param pszInStr Name of the R0 function which is gonna handle string IN operations.
1813 * @param pszDesc Pointer to description string. This must not be freed.
1814 */
1815 DECLR3CALLBACKMEMBER(int, pfnIOPortRegisterR0,(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTR0PTR pvUser,
1816 const char *pszOut, const char *pszIn,
1817 const char *pszOutStr, const char *pszInStr, const char *pszDesc));
1818
1819 /**
1820 * Deregister I/O ports.
1821 *
1822 * This naturally affects both guest context (GC), ring-0 (R0) and ring-3 (R3/HC) handlers.
1823 *
1824 * @returns VBox status.
1825 * @param pDevIns The device instance owning the ports.
1826 * @param Port First port number in the range.
1827 * @param cPorts Number of ports to deregister.
1828 */
1829 DECLR3CALLBACKMEMBER(int, pfnIOPortDeregister,(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts));
1830
1831 /**
1832 * Register a Memory Mapped I/O (MMIO) region.
1833 *
1834 * These callbacks are of course for the host context (HC).
1835 * Register HC handlers before guest context (GC) handlers! There must be a
1836 * HC handler for every GC handler!
1837 *
1838 * @returns VBox status.
1839 * @param pDevIns The device instance to register the MMIO with.
1840 * @param GCPhysStart First physical address in the range.
1841 * @param cbRange The size of the range (in bytes).
1842 * @param pvUser User argument.
1843 * @param pfnWrite Pointer to function which is gonna handle Write operations.
1844 * @param pfnRead Pointer to function which is gonna handle Read operations.
1845 * @param pfnFill Pointer to function which is gonna handle Fill/memset operations. (optional)
1846 * @param pszDesc Pointer to description string. This must not be freed.
1847 */
1848 DECLR3CALLBACKMEMBER(int, pfnMMIORegister,(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTHCPTR pvUser,
1849 PFNIOMMMIOWRITE pfnWrite, PFNIOMMMIOREAD pfnRead, PFNIOMMMIOFILL pfnFill,
1850 const char *pszDesc));
1851
1852 /**
1853 * Register a Memory Mapped I/O (MMIO) region for GC.
1854 *
1855 * These callbacks are for the guest context (GC).
1856 * Register host context (HC) handlers before guest context handlers! There must be a
1857 * HC handler for every GC handler!
1858 *
1859 * @returns VBox status.
1860 * @param pDevIns The device instance to register the MMIO with.
1861 * @param GCPhysStart First physical address in the range.
1862 * @param cbRange The size of the range (in bytes).
1863 * @param pvUser User argument.
1864 * @param pszWrite Name of the GC function which is gonna handle Write operations.
1865 * @param pszRead Name of the GC function which is gonna handle Read operations.
1866 * @param pszFill Name of the GC function which is gonna handle Fill/memset operations. (optional)
1867 * @param pszDesc Obsolete. NULL is fine.
1868 * @todo Remove pszDesc in the next major revision of PDMDEVHLPR3.
1869 */
1870 DECLR3CALLBACKMEMBER(int, pfnMMIORegisterGC,(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTGCPTR pvUser,
1871 const char *pszWrite, const char *pszRead, const char *pszFill,
1872 const char *pszDesc));
1873
1874 /**
1875 * Register a Memory Mapped I/O (MMIO) region for R0.
1876 *
1877 * These callbacks are for the ring-0 host context (R0).
1878 * Register R3 (HC) handlers before R0 handlers! There must be a R3 handler for every R0 handler!
1879 *
1880 * @returns VBox status.
1881 * @param pDevIns The device instance to register the MMIO with.
1882 * @param GCPhysStart First physical address in the range.
1883 * @param cbRange The size of the range (in bytes).
1884 * @param pvUser User argument. (if pointer, then it must be in locked memory!)
1885 * @param pszWrite Name of the GC function which is gonna handle Write operations.
1886 * @param pszRead Name of the GC function which is gonna handle Read operations.
1887 * @param pszFill Name of the GC function which is gonna handle Fill/memset operations. (optional)
1888 * @param pszDesc Obsolete. NULL is fine.
1889 * @todo Remove pszDesc in the next major revision of PDMDEVHLPR3.
1890 */
1891 DECLR3CALLBACKMEMBER(int, pfnMMIORegisterR0,(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTR0PTR pvUser,
1892 const char *pszWrite, const char *pszRead, const char *pszFill,
1893 const char *pszDesc));
1894
1895 /**
1896 * Deregister a Memory Mapped I/O (MMIO) region.
1897 *
1898 * This naturally affects both guest context (GC), ring-0 (R0) and ring-3 (R3/HC) handlers.
1899 *
1900 * @returns VBox status.
1901 * @param pDevIns The device instance owning the MMIO region(s).
1902 * @param GCPhysStart First physical address in the range.
1903 * @param cbRange The size of the range (in bytes).
1904 */
1905 DECLR3CALLBACKMEMBER(int, pfnMMIODeregister,(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange));
1906
1907 /**
1908 * Register a ROM (BIOS) region.
1909 *
1910 * It goes without saying that this is read-only memory. The memory region must be
1911 * in unassigned memory. I.e. from the top of the address space or on the PC in
1912 * the 0xa0000-0xfffff range.
1913 *
1914 * @returns VBox status.
1915 * @param pDevIns The device instance owning the ROM region.
1916 * @param GCPhysStart First physical address in the range.
1917 * Must be page aligned!
1918 * @param cbRange The size of the range (in bytes).
1919 * Must be page aligned!
1920 * @param pvBinary Pointer to the binary data backing the ROM image.
1921 * This must be cbRange bytes big.
1922 * It will be copied and doesn't have to stick around if fShadow is clear.
1923 * @param fFlags Shadow ROM flags, PGMPHYS_ROM_FLAGS_* in pgm.h.
1924 * @param pszDesc Pointer to description string. This must not be freed.
1925 *
1926 * @remark There is no way to remove the rom, automatically on device cleanup or
1927 * manually from the device yet. At present I doubt we need such features...
1928 */
1929 DECLR3CALLBACKMEMBER(int, pfnROMRegister,(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, const void *pvBinary, uint32_t fFlags, const char *pszDesc));
1930
1931 /**
1932 * Register a save state data unit.
1933 *
1934 * @returns VBox status.
1935 * @param pDevIns Device instance.
1936 * @param pszName Data unit name.
1937 * @param u32Instance The instance identifier of the data unit.
1938 * This must together with the name be unique.
1939 * @param u32Version Data layout version number.
1940 * @param cbGuess The approximate amount of data in the unit.
1941 * Only for progress indicators.
1942 * @param pfnSavePrep Prepare save callback, optional.
1943 * @param pfnSaveExec Execute save callback, optional.
1944 * @param pfnSaveDone Done save callback, optional.
1945 * @param pfnLoadPrep Prepare load callback, optional.
1946 * @param pfnLoadExec Execute load callback, optional.
1947 * @param pfnLoadDone Done load callback, optional.
1948 */
1949 DECLR3CALLBACKMEMBER(int, pfnSSMRegister,(PPDMDEVINS pDevIns, const char *pszName, uint32_t u32Instance, uint32_t u32Version, size_t cbGuess,
1950 PFNSSMDEVSAVEPREP pfnSavePrep, PFNSSMDEVSAVEEXEC pfnSaveExec, PFNSSMDEVSAVEDONE pfnSaveDone,
1951 PFNSSMDEVLOADPREP pfnLoadPrep, PFNSSMDEVLOADEXEC pfnLoadExec, PFNSSMDEVLOADDONE pfnLoadDone));
1952
1953 /**
1954 * Creates a timer.
1955 *
1956 * @returns VBox status.
1957 * @param pDevIns Device instance.
1958 * @param enmClock The clock to use on this timer.
1959 * @param pfnCallback Callback function.
1960 * @param pvUser User argument for the callback.
1961 * @param fFlags Flags, see TMTIMER_FLAGS_*.
1962 * @param pszDesc Pointer to description string which must stay around
1963 * until the timer is fully destroyed (i.e. a bit after TMTimerDestroy()).
1964 * @param ppTimer Where to store the timer on success.
1965 */
1966 DECLR3CALLBACKMEMBER(int, pfnTMTimerCreate,(PPDMDEVINS pDevIns, TMCLOCK enmClock, PFNTMTIMERDEV pfnCallback, void *pvUser, uint32_t fFlags, const char *pszDesc, PPTMTIMERR3 ppTimer));
1967
1968 /**
1969 * Creates an external timer.
1970 *
1971 * @returns timer pointer
1972 * @param pDevIns Device instance.
1973 * @param enmClock The clock to use on this timer.
1974 * @param pfnCallback Callback function.
1975 * @param pvUser User pointer
1976 * @param pszDesc Pointer to description string which must stay around
1977 * until the timer is fully destroyed (i.e. a bit after TMTimerDestroy()).
1978 */
1979 DECLR3CALLBACKMEMBER(PTMTIMERR3, pfnTMTimerCreateExternal,(PPDMDEVINS pDevIns, TMCLOCK enmClock, PFNTMTIMEREXT pfnCallback, void *pvUser, const char *pszDesc));
1980
1981 /**
1982 * Registers the device with the default PCI bus.
1983 *
1984 * @returns VBox status code.
1985 * @param pDevIns Device instance.
1986 * @param pPciDev The PCI device structure.
1987 * Any PCI enabled device must keep this in it's instance data!
1988 * Fill in the PCI data config before registration, please.
1989 * @remark This is the simple interface, a Ex interface will be created if
1990 * more features are needed later.
1991 */
1992 DECLR3CALLBACKMEMBER(int, pfnPCIRegister,(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev));
1993
1994 /**
1995 * Registers a I/O region (memory mapped or I/O ports) for a PCI device.
1996 *
1997 * @returns VBox status code.
1998 * @param pDevIns Device instance.
1999 * @param iRegion The region number.
2000 * @param cbRegion Size of the region.
2001 * @param enmType PCI_ADDRESS_SPACE_MEM, PCI_ADDRESS_SPACE_IO or PCI_ADDRESS_SPACE_MEM_PREFETCH.
2002 * @param pfnCallback Callback for doing the mapping.
2003 */
2004 DECLR3CALLBACKMEMBER(int, pfnPCIIORegionRegister,(PPDMDEVINS pDevIns, int iRegion, uint32_t cbRegion, PCIADDRESSSPACE enmType, PFNPCIIOREGIONMAP pfnCallback));
2005
2006 /**
2007 * Register PCI configuration space read/write callbacks.
2008 *
2009 * @param pDevIns Device instance.
2010 * @param pPciDev The PCI device structure.
2011 * If NULL the default PCI device for this device instance is used.
2012 * @param pfnRead Pointer to the user defined PCI config read function.
2013 * @param ppfnReadOld Pointer to function pointer which will receive the old (default)
2014 * PCI config read function. This way, user can decide when (and if)
2015 * to call default PCI config read function. Can be NULL.
2016 * @param pfnWrite Pointer to the user defined PCI config write function.
2017 * @param pfnWriteOld Pointer to function pointer which will receive the old (default)
2018 * PCI config write function. This way, user can decide when (and if)
2019 * to call default PCI config write function. Can be NULL.
2020 * @thread EMT
2021 */
2022 DECLR3CALLBACKMEMBER(void, pfnPCISetConfigCallbacks,(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, PFNPCICONFIGREAD pfnRead, PPFNPCICONFIGREAD ppfnReadOld,
2023 PFNPCICONFIGWRITE pfnWrite, PPFNPCICONFIGWRITE ppfnWriteOld));
2024
2025 /**
2026 * Set the IRQ for a PCI device.
2027 *
2028 * @param pDevIns Device instance.
2029 * @param iIrq IRQ number to set.
2030 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
2031 * @thread Any thread, but will involve the emulation thread.
2032 */
2033 DECLR3CALLBACKMEMBER(void, pfnPCISetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
2034
2035 /**
2036 * Set the IRQ for a PCI device, but don't wait for EMT to process
2037 * the request when not called from EMT.
2038 *
2039 * @param pDevIns Device instance.
2040 * @param iIrq IRQ number to set.
2041 * @param iLevel IRQ level.
2042 * @thread Any thread, but will involve the emulation thread.
2043 */
2044 DECLR3CALLBACKMEMBER(void, pfnPCISetIrqNoWait,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
2045
2046 /**
2047 * Set ISA IRQ for a device.
2048 *
2049 * @param pDevIns Device instance.
2050 * @param iIrq IRQ number to set.
2051 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
2052 * @thread Any thread, but will involve the emulation thread.
2053 */
2054 DECLR3CALLBACKMEMBER(void, pfnISASetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
2055
2056 /**
2057 * Set the ISA IRQ for a device, but don't wait for EMT to process
2058 * the request when not called from EMT.
2059 *
2060 * @param pDevIns Device instance.
2061 * @param iIrq IRQ number to set.
2062 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
2063 * @thread Any thread, but will involve the emulation thread.
2064 */
2065 DECLR3CALLBACKMEMBER(void, pfnISASetIrqNoWait,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
2066
2067 /**
2068 * Attaches a driver (chain) to the device.
2069 *
2070 * The first call for a LUN this will serve as a registartion of the LUN. The pBaseInterface and
2071 * the pszDesc string will be registered with that LUN and kept around for PDMR3QueryDeviceLun().
2072 *
2073 * @returns VBox status code.
2074 * @param pDevIns Device instance.
2075 * @param iLun The logical unit to attach.
2076 * @param pBaseInterface Pointer to the base interface for that LUN. (device side / down)
2077 * @param ppBaseInterface Where to store the pointer to the base interface. (driver side / up)
2078 * @param pszDesc Pointer to a string describing the LUN. This string must remain valid
2079 * for the live of the device instance.
2080 */
2081 DECLR3CALLBACKMEMBER(int, pfnDriverAttach,(PPDMDEVINS pDevIns, RTUINT iLun, PPDMIBASE pBaseInterface, PPDMIBASE *ppBaseInterface, const char *pszDesc));
2082
2083 /**
2084 * Allocate memory which is associated with current VM instance
2085 * and automatically freed on it's destruction.
2086 *
2087 * @returns Pointer to allocated memory. The memory is *NOT* zero-ed.
2088 * @param pDevIns Device instance.
2089 * @param cb Number of bytes to allocate.
2090 */
2091 DECLR3CALLBACKMEMBER(void *, pfnMMHeapAlloc,(PPDMDEVINS pDevIns, size_t cb));
2092
2093 /**
2094 * Allocate memory which is associated with current VM instance
2095 * and automatically freed on it's destruction. The memory is ZEROed.
2096 *
2097 * @returns Pointer to allocated memory. The memory is *NOT* zero-ed.
2098 * @param pDevIns Device instance.
2099 * @param cb Number of bytes to allocate.
2100 */
2101 DECLR3CALLBACKMEMBER(void *, pfnMMHeapAllocZ,(PPDMDEVINS pDevIns, size_t cb));
2102
2103 /**
2104 * Free memory allocated with pfnMMHeapAlloc() and pfnMMHeapAllocZ().
2105 *
2106 * @param pDevIns Device instance.
2107 * @param pv Pointer to the memory to free.
2108 */
2109 DECLR3CALLBACKMEMBER(void, pfnMMHeapFree,(PPDMDEVINS pDevIns, void *pv));
2110
2111 /**
2112 * Set the VM error message
2113 *
2114 * @returns rc.
2115 * @param pDevIns Device instance.
2116 * @param rc VBox status code.
2117 * @param RT_SRC_POS_DECL Use RT_SRC_POS.
2118 * @param pszFormat Error message format string.
2119 * @param ... Error message arguments.
2120 */
2121 DECLR3CALLBACKMEMBER(int, pfnVMSetError,(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, ...));
2122
2123 /**
2124 * Set the VM error message
2125 *
2126 * @returns rc.
2127 * @param pDevIns Device instance.
2128 * @param rc VBox status code.
2129 * @param RT_SRC_POS_DECL Use RT_SRC_POS.
2130 * @param pszFormat Error message format string.
2131 * @param va Error message arguments.
2132 */
2133 DECLR3CALLBACKMEMBER(int, pfnVMSetErrorV,(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, va_list va));
2134
2135 /**
2136 * Set the VM runtime error message
2137 *
2138 * @returns VBox status code.
2139 * @param pDevIns Device instance.
2140 * @param fFlags The action flags. See VMSETRTERR_FLAGS_*.
2141 * @param pszErrorId Error ID string.
2142 * @param pszFormat Error message format string.
2143 * @param ... Error message arguments.
2144 */
2145 DECLR3CALLBACKMEMBER(int, pfnVMSetRuntimeError,(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, ...));
2146
2147 /**
2148 * Set the VM runtime error message
2149 *
2150 * @returns VBox status code.
2151 * @param pDevIns Device instance.
2152 * @param fFlags The action flags. See VMSETRTERR_FLAGS_*.
2153 * @param pszErrorId Error ID string.
2154 * @param pszFormat Error message format string.
2155 * @param va Error message arguments.
2156 */
2157 DECLR3CALLBACKMEMBER(int, pfnVMSetRuntimeErrorV,(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, va_list va));
2158
2159 /**
2160 * Assert that the current thread is the emulation thread.
2161 *
2162 * @returns True if correct.
2163 * @returns False if wrong.
2164 * @param pDevIns Device instance.
2165 * @param pszFile Filename of the assertion location.
2166 * @param iLine The linenumber of the assertion location.
2167 * @param pszFunction Function of the assertion location.
2168 */
2169 DECLR3CALLBACKMEMBER(bool, pfnAssertEMT,(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction));
2170
2171 /**
2172 * Assert that the current thread is NOT the emulation thread.
2173 *
2174 * @returns True if correct.
2175 * @returns False if wrong.
2176 * @param pDevIns Device instance.
2177 * @param pszFile Filename of the assertion location.
2178 * @param iLine The linenumber of the assertion location.
2179 * @param pszFunction Function of the assertion location.
2180 */
2181 DECLR3CALLBACKMEMBER(bool, pfnAssertOther,(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction));
2182
2183 /**
2184 * Stops the VM and enters the debugger to look at the guest state.
2185 *
2186 * Use the PDMDeviceDBGFStop() inline function with the RT_SRC_POS macro instead of
2187 * invoking this function directly.
2188 *
2189 * @returns VBox status code which must be passed up to the VMM.
2190 * @param pDevIns Device instance.
2191 * @param pszFile Filename of the assertion location.
2192 * @param iLine The linenumber of the assertion location.
2193 * @param pszFunction Function of the assertion location.
2194 * @param pszFormat Message. (optional)
2195 * @param args Message parameters.
2196 */
2197 DECLR3CALLBACKMEMBER(int, pfnDBGFStopV,(PPDMDEVINS pDevIns, const char *pszFile, unsigned iLine, const char *pszFunction, const char *pszFormat, va_list args));
2198
2199 /**
2200 * Register a info handler with DBGF,
2201 *
2202 * @returns VBox status code.
2203 * @param pDevIns Device instance.
2204 * @param pszName The identifier of the info.
2205 * @param pszDesc The description of the info and any arguments
2206 * the handler may take.
2207 * @param pfnHandler The handler function to be called to display the
2208 * info.
2209 */
2210 DECLR3CALLBACKMEMBER(int, pfnDBGFInfoRegister,(PPDMDEVINS pDevIns, const char *pszName, const char *pszDesc, PFNDBGFHANDLERDEV pfnHandler));
2211
2212 /**
2213 * Registers a statistics sample if statistics are enabled.
2214 *
2215 * @param pDevIns Device instance of the DMA.
2216 * @param pvSample Pointer to the sample.
2217 * @param enmType Sample type. This indicates what pvSample is
2218 * pointing at.
2219 * @param pszName Sample name. The name is on this form
2220 * "/<component>/<sample>". Further nesting is
2221 * possible.
2222 * @param enmUnit Sample unit.
2223 * @param pszDesc Sample description.
2224 */
2225 DECLR3CALLBACKMEMBER(void, pfnSTAMRegister,(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, const char *pszName, STAMUNIT enmUnit, const char *pszDesc));
2226
2227 /**
2228 * Same as pfnSTAMRegister except that the name is specified in a
2229 * RTStrPrintf like fashion.
2230 *
2231 * @returns VBox status.
2232 * @param pDevIns Device instance of the DMA.
2233 * @param pvSample Pointer to the sample.
2234 * @param enmType Sample type. This indicates what pvSample is
2235 * pointing at.
2236 * @param enmVisibility Visibility type specifying whether unused
2237 * statistics should be visible or not.
2238 * @param enmUnit Sample unit.
2239 * @param pszDesc Sample description.
2240 * @param pszName The sample name format string.
2241 * @param ... Arguments to the format string.
2242 */
2243 DECLR3CALLBACKMEMBER(void, pfnSTAMRegisterF,(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, STAMVISIBILITY enmVisibility,
2244 STAMUNIT enmUnit, const char *pszDesc, const char *pszName, ...));
2245
2246 /**
2247 * Same as pfnSTAMRegister except that the name is specified in a
2248 * RTStrPrintfV like fashion.
2249 *
2250 * @returns VBox status.
2251 * @param pDevIns Device instance of the DMA.
2252 * @param pvSample Pointer to the sample.
2253 * @param enmType Sample type. This indicates what pvSample is
2254 * pointing at.
2255 * @param enmVisibility Visibility type specifying whether unused
2256 * statistics should be visible or not.
2257 * @param enmUnit Sample unit.
2258 * @param pszDesc Sample description.
2259 * @param pszName The sample name format string.
2260 * @param args Arguments to the format string.
2261 */
2262 DECLR3CALLBACKMEMBER(void, pfnSTAMRegisterV,(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, STAMVISIBILITY enmVisibility,
2263 STAMUNIT enmUnit, const char *pszDesc, const char *pszName, va_list args));
2264
2265 /**
2266 * Register the RTC device.
2267 *
2268 * @returns VBox status code.
2269 * @param pDevIns Device instance.
2270 * @param pRtcReg Pointer to a RTC registration structure.
2271 * @param ppRtcHlp Where to store the pointer to the helper
2272 * functions.
2273 */
2274 DECLR3CALLBACKMEMBER(int, pfnRTCRegister,(PPDMDEVINS pDevIns, PCPDMRTCREG pRtcReg, PCPDMRTCHLP *ppRtcHlp));
2275
2276 /**
2277 * Create a queue.
2278 *
2279 * @returns VBox status code.
2280 * @param pDevIns The device instance.
2281 * @param cbItem The size of a queue item.
2282 * @param cItems The number of items in the queue.
2283 * @param cMilliesInterval The number of milliseconds between polling the queue.
2284 * If 0 then the emulation thread will be notified whenever an item arrives.
2285 * @param pfnCallback The consumer function.
2286 * @param fGCEnabled Set if the queue should work in GC too.
2287 * @param ppQueue Where to store the queue handle on success.
2288 * @thread The emulation thread.
2289 */
2290 DECLR3CALLBACKMEMBER(int, pfnPDMQueueCreate,(PPDMDEVINS pDevIns, RTUINT cbItem, RTUINT cItems, uint32_t cMilliesInterval,
2291 PFNPDMQUEUEDEV pfnCallback, bool fGCEnabled, PPDMQUEUE *ppQueue));
2292
2293 /**
2294 * Initializes a PDM critical section.
2295 *
2296 * The PDM critical sections are derived from the IPRT critical sections, but
2297 * works in GC as well.
2298 *
2299 * @returns VBox status code.
2300 * @param pDevIns Device instance.
2301 * @param pCritSect Pointer to the critical section.
2302 * @param pszName The name of the critical section (for
2303 * statistics).
2304 */
2305 DECLR3CALLBACKMEMBER(int, pfnCritSectInit,(PPDMDEVINS pDevIns, PPDMCRITSECT pCritSect, const char *pszName));
2306
2307 /**
2308 * Get the real world UTC time adjusted for VM lag, user offset and warpdrive.
2309 *
2310 * @returns pTime.
2311 * @param pDevIns Device instance.
2312 * @param pTime Where to store the time.
2313 */
2314 DECLR3CALLBACKMEMBER(PRTTIMESPEC, pfnUTCNow,(PPDMDEVINS pDevIns, PRTTIMESPEC pTime));
2315
2316 /**
2317 * Creates a PDM thread.
2318 *
2319 * This differs from the RTThreadCreate() API in that PDM takes care of suspending,
2320 * resuming, and destroying the thread as the VM state changes.
2321 *
2322 * @returns VBox status code.
2323 * @param pDevIns The device instance.
2324 * @param ppThread Where to store the thread 'handle'.
2325 * @param pvUser The user argument to the thread function.
2326 * @param pfnThread The thread function.
2327 * @param pfnWakeup The wakup callback. This is called on the EMT
2328 * thread when a state change is pending.
2329 * @param cbStack See RTThreadCreate.
2330 * @param enmType See RTThreadCreate.
2331 * @param pszName See RTThreadCreate.
2332 */
2333 DECLR3CALLBACKMEMBER(int, pfnPDMThreadCreate,(PPDMDEVINS pDevIns, PPPDMTHREAD ppThread, void *pvUser, PFNPDMTHREADDEV pfnThread,
2334 PFNPDMTHREADWAKEUPDEV pfnWakeup, size_t cbStack, RTTHREADTYPE enmType, const char *pszName));
2335
2336 /**
2337 * Convert a guest virtual address to a guest physical address.
2338 *
2339 * @returns VBox status code.
2340 * @param pDevIns Device instance.
2341 * @param GCPtr Guest virtual address.
2342 * @param pGCPhys Where to store the GC physical address
2343 * corresponding to GCPtr.
2344 * @thread The emulation thread.
2345 * @remark Careful with page boundraries.
2346 */
2347 DECLR3CALLBACKMEMBER(int, pfnPhysGCPtr2GCPhys, (PPDMDEVINS pDevIns, RTGCPTR GCPtr, PRTGCPHYS pGCPhys));
2348
2349 /**
2350 * Gets the VM state.
2351 *
2352 * @returns VM state.
2353 * @param pDevIns The device instance.
2354 * @thread Any thread (just keep in mind that it's volatile info).
2355 */
2356 DECLR3CALLBACKMEMBER(VMSTATE, pfnVMState, (PPDMDEVINS pDevIns));
2357
2358 /** Space reserved for future members.
2359 * @{ */
2360 DECLR3CALLBACKMEMBER(void, pfnReserved4,(void));
2361 DECLR3CALLBACKMEMBER(void, pfnReserved5,(void));
2362 DECLR3CALLBACKMEMBER(void, pfnReserved6,(void));
2363 DECLR3CALLBACKMEMBER(void, pfnReserved7,(void));
2364 DECLR3CALLBACKMEMBER(void, pfnReserved8,(void));
2365 DECLR3CALLBACKMEMBER(void, pfnReserved9,(void));
2366 DECLR3CALLBACKMEMBER(void, pfnReserved10,(void));
2367 /** @} */
2368
2369
2370 /** API available to trusted devices only.
2371 *
2372 * These APIs are providing unrestricted access to the guest and the VM,
2373 * or they are interacting intimately with PDM.
2374 *
2375 * @{
2376 */
2377 /**
2378 * Gets the VM handle. Restricted API.
2379 *
2380 * @returns VM Handle.
2381 * @param pDevIns Device instance.
2382 */
2383 DECLR3CALLBACKMEMBER(PVM, pfnGetVM,(PPDMDEVINS pDevIns));
2384
2385 /**
2386 * Register the PCI Bus.
2387 *
2388 * @returns VBox status code.
2389 * @param pDevIns Device instance.
2390 * @param pPciBusReg Pointer to PCI bus registration structure.
2391 * @param ppPciHlpR3 Where to store the pointer to the PCI Bus
2392 * helpers.
2393 */
2394 DECLR3CALLBACKMEMBER(int, pfnPCIBusRegister,(PPDMDEVINS pDevIns, PPDMPCIBUSREG pPciBusReg, PCPDMPCIHLPR3 *ppPciHlpR3));
2395
2396 /**
2397 * Register the PIC device.
2398 *
2399 * @returns VBox status code.
2400 * @param pDevIns Device instance.
2401 * @param pPicReg Pointer to a PIC registration structure.
2402 * @param ppPicHlpR3 Where to store the pointer to the PIC HC
2403 * helpers.
2404 */
2405 DECLR3CALLBACKMEMBER(int, pfnPICRegister,(PPDMDEVINS pDevIns, PPDMPICREG pPicReg, PCPDMPICHLPR3 *ppPicHlpR3));
2406
2407 /**
2408 * Register the APIC device.
2409 *
2410 * @returns VBox status code.
2411 * @param pDevIns Device instance.
2412 * @param pApicReg Pointer to a APIC registration structure.
2413 * @param ppApicHlpR3 Where to store the pointer to the APIC helpers.
2414 */
2415 DECLR3CALLBACKMEMBER(int, pfnAPICRegister,(PPDMDEVINS pDevIns, PPDMAPICREG pApicReg, PCPDMAPICHLPR3 *ppApicHlpR3));
2416
2417 /**
2418 * Register the I/O APIC device.
2419 *
2420 * @returns VBox status code.
2421 * @param pDevIns Device instance.
2422 * @param pIoApicReg Pointer to a I/O APIC registration structure.
2423 * @param ppIoApicHlpR3 Where to store the pointer to the IOAPIC
2424 * helpers.
2425 */
2426 DECLR3CALLBACKMEMBER(int, pfnIOAPICRegister,(PPDMDEVINS pDevIns, PPDMIOAPICREG pIoApicReg, PCPDMIOAPICHLPR3 *ppIoApicHlpR3));
2427
2428 /**
2429 * Register the DMA device.
2430 *
2431 * @returns VBox status code.
2432 * @param pDevIns Device instance.
2433 * @param pDmacReg Pointer to a DMAC registration structure.
2434 * @param ppDmacHlp Where to store the pointer to the DMA helpers.
2435 */
2436 DECLR3CALLBACKMEMBER(int, pfnDMACRegister,(PPDMDEVINS pDevIns, PPDMDMACREG pDmacReg, PCPDMDMACHLP *ppDmacHlp));
2437
2438 /**
2439 * Read physical memory.
2440 *
2441 * @returns VINF_SUCCESS (for now).
2442 * @param pDevIns Device instance.
2443 * @param GCPhys Physical address start reading from.
2444 * @param pvBuf Where to put the read bits.
2445 * @param cbRead How many bytes to read.
2446 * @thread Any thread, but the call may involve the emulation thread.
2447 */
2448 DECLR3CALLBACKMEMBER(int, pfnPhysRead,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead));
2449
2450 /**
2451 * Write to physical memory.
2452 *
2453 * @returns VINF_SUCCESS for now, and later maybe VERR_EM_MEMORY.
2454 * @param pDevIns Device instance.
2455 * @param GCPhys Physical address to write to.
2456 * @param pvBuf What to write.
2457 * @param cbWrite How many bytes to write.
2458 * @thread Any thread, but the call may involve the emulation thread.
2459 */
2460 DECLR3CALLBACKMEMBER(int, pfnPhysWrite,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite));
2461
2462 /**
2463 * Requests the mapping of a guest page into ring-3.
2464 *
2465 * When you're done with the page, call pfnPhysReleasePageMappingLock() ASAP to
2466 * release it.
2467 *
2468 * This API will assume your intention is to write to the page, and will
2469 * therefore replace shared and zero pages. If you do not intend to modify the
2470 * page, use the pfnPhysGCPhys2CCPtrReadOnly() API.
2471 *
2472 * @returns VBox status code.
2473 * @retval VINF_SUCCESS on success.
2474 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical
2475 * backing or if the page has any active access handlers. The caller
2476 * must fall back on using PGMR3PhysWriteExternal.
2477 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
2478 *
2479 * @param pVM The VM handle.
2480 * @param GCPhys The guest physical address of the page that
2481 * should be mapped.
2482 * @param fFlags Flags reserved for future use, MBZ.
2483 * @param ppv Where to store the address corresponding to
2484 * GCPhys.
2485 * @param pLock Where to store the lock information that
2486 * pfnPhysReleasePageMappingLock needs.
2487 *
2488 * @remark Avoid calling this API from within critical sections (other than the
2489 * PGM one) because of the deadlock risk when we have to delegating the
2490 * task to an EMT.
2491 * @thread Any.
2492 */
2493 DECLR3CALLBACKMEMBER(int, pfnPhysGCPhys2CCPtr,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t fFlags, void **ppv, PPGMPAGEMAPLOCK pLock));
2494
2495 /**
2496 * Requests the mapping of a guest page into ring-3, external threads.
2497 *
2498 * When you're done with the page, call pfnPhysReleasePageMappingLock() ASAP to
2499 * release it.
2500 *
2501 * @returns VBox status code.
2502 * @retval VINF_SUCCESS on success.
2503 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical
2504 * backing or if the page as an active ALL access handler. The caller
2505 * must fall back on using PGMPhysRead.
2506 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
2507 *
2508 * @param pDevIns Device instance.
2509 * @param GCPhys The guest physical address of the page that
2510 * should be mapped.
2511 * @param fFlags Flags reserved for future use, MBZ.
2512 * @param ppv Where to store the address corresponding to
2513 * GCPhys.
2514 * @param pLock Where to store the lock information that
2515 * pfnPhysReleasePageMappingLock needs.
2516 *
2517 * @remark Avoid calling this API from within critical sections.
2518 * @thread Any.
2519 */
2520 DECLR3CALLBACKMEMBER(int, pfnPhysGCPhys2CCPtrReadOnly,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t fFlags, void const **ppv, PPGMPAGEMAPLOCK pLock));
2521
2522 /**
2523 * Release the mapping of a guest page.
2524 *
2525 * This is the counter part of pfnPhysGCPhys2CCPtr and
2526 * pfnPhysGCPhys2CCPtrReadOnly.
2527 *
2528 * @param pDevIns Device instance.
2529 * @param pLock The lock structure initialized by the mapping
2530 * function.
2531 */
2532 DECLR3CALLBACKMEMBER(void, pfnPhysReleasePageMappingLock,(PPDMDEVINS pDevIns, PPGMPAGEMAPLOCK pLock));
2533
2534 /**
2535 * Read guest physical memory by virtual address.
2536 *
2537 * @param pDevIns Device instance.
2538 * @param pvDst Where to put the read bits.
2539 * @param GCVirtSrc Guest virtual address to start reading from.
2540 * @param cb How many bytes to read.
2541 * @thread The emulation thread.
2542 */
2543 DECLR3CALLBACKMEMBER(int, pfnPhysReadGCVirt,(PPDMDEVINS pDevIns, void *pvDst, RTGCPTR GCVirtSrc, size_t cb));
2544
2545 /**
2546 * Write to guest physical memory by virtual address.
2547 *
2548 * @param pDevIns Device instance.
2549 * @param GCVirtDst Guest virtual address to write to.
2550 * @param pvSrc What to write.
2551 * @param cb How many bytes to write.
2552 * @thread The emulation thread.
2553 */
2554 DECLR3CALLBACKMEMBER(int, pfnPhysWriteGCVirt,(PPDMDEVINS pDevIns, RTGCPTR GCVirtDst, const void *pvSrc, size_t cb));
2555
2556 /**
2557 * Checks if the Gate A20 is enabled or not.
2558 *
2559 * @returns true if A20 is enabled.
2560 * @returns false if A20 is disabled.
2561 * @param pDevIns Device instance.
2562 * @thread The emulation thread.
2563 */
2564 DECLR3CALLBACKMEMBER(bool, pfnA20IsEnabled,(PPDMDEVINS pDevIns));
2565
2566 /**
2567 * Enables or disables the Gate A20.
2568 *
2569 * @param pDevIns Device instance.
2570 * @param fEnable Set this flag to enable the Gate A20; clear it
2571 * to disable.
2572 * @thread The emulation thread.
2573 */
2574 DECLR3CALLBACKMEMBER(void, pfnA20Set,(PPDMDEVINS pDevIns, bool fEnable));
2575
2576 /**
2577 * Resets the VM.
2578 *
2579 * @returns The appropriate VBox status code to pass around on reset.
2580 * @param pDevIns Device instance.
2581 * @thread The emulation thread.
2582 */
2583 DECLR3CALLBACKMEMBER(int, pfnVMReset,(PPDMDEVINS pDevIns));
2584
2585 /**
2586 * Suspends the VM.
2587 *
2588 * @returns The appropriate VBox status code to pass around on suspend.
2589 * @param pDevIns Device instance.
2590 * @thread The emulation thread.
2591 */
2592 DECLR3CALLBACKMEMBER(int, pfnVMSuspend,(PPDMDEVINS pDevIns));
2593
2594 /**
2595 * Power off the VM.
2596 *
2597 * @returns The appropriate VBox status code to pass around on power off.
2598 * @param pDevIns Device instance.
2599 * @thread The emulation thread.
2600 */
2601 DECLR3CALLBACKMEMBER(int, pfnVMPowerOff,(PPDMDEVINS pDevIns));
2602
2603 /**
2604 * Register transfer function for DMA channel.
2605 *
2606 * @returns VBox status code.
2607 * @param pDevIns Device instance.
2608 * @param uChannel Channel number.
2609 * @param pfnTransferHandler Device specific transfer callback function.
2610 * @param pvUser User pointer to pass to the callback.
2611 * @thread EMT
2612 */
2613 DECLR3CALLBACKMEMBER(int, pfnDMARegister,(PPDMDEVINS pDevIns, unsigned uChannel, PFNDMATRANSFERHANDLER pfnTransferHandler, void *pvUser));
2614
2615 /**
2616 * Read memory.
2617 *
2618 * @returns VBox status code.
2619 * @param pDevIns Device instance.
2620 * @param uChannel Channel number.
2621 * @param pvBuffer Pointer to target buffer.
2622 * @param off DMA position.
2623 * @param cbBlock Block size.
2624 * @param pcbRead Where to store the number of bytes which was
2625 * read. optional.
2626 * @thread EMT
2627 */
2628 DECLR3CALLBACKMEMBER(int, pfnDMAReadMemory,(PPDMDEVINS pDevIns, unsigned uChannel, void *pvBuffer, uint32_t off, uint32_t cbBlock, uint32_t *pcbRead));
2629
2630 /**
2631 * Write memory.
2632 *
2633 * @returns VBox status code.
2634 * @param pDevIns Device instance.
2635 * @param uChannel Channel number.
2636 * @param pvBuffer Memory to write.
2637 * @param off DMA position.
2638 * @param cbBlock Block size.
2639 * @param pcbWritten Where to store the number of bytes which was
2640 * written. optional.
2641 * @thread EMT
2642 */
2643 DECLR3CALLBACKMEMBER(int, pfnDMAWriteMemory,(PPDMDEVINS pDevIns, unsigned uChannel, const void *pvBuffer, uint32_t off, uint32_t cbBlock, uint32_t *pcbWritten));
2644
2645 /**
2646 * Set the DREQ line.
2647 *
2648 * @returns VBox status code.
2649 * @param pDevIns Device instance.
2650 * @param uChannel Channel number.
2651 * @param uLevel Level of the line.
2652 * @thread EMT
2653 */
2654 DECLR3CALLBACKMEMBER(int, pfnDMASetDREQ,(PPDMDEVINS pDevIns, unsigned uChannel, unsigned uLevel));
2655
2656 /**
2657 * Get channel mode.
2658 *
2659 * @returns Channel mode. See specs.
2660 * @param pDevIns Device instance.
2661 * @param uChannel Channel number.
2662 * @thread EMT
2663 */
2664 DECLR3CALLBACKMEMBER(uint8_t, pfnDMAGetChannelMode,(PPDMDEVINS pDevIns, unsigned uChannel));
2665
2666 /**
2667 * Schedule DMA execution.
2668 *
2669 * @param pDevIns Device instance.
2670 * @thread Any thread.
2671 */
2672 DECLR3CALLBACKMEMBER(void, pfnDMASchedule,(PPDMDEVINS pDevIns));
2673
2674 /**
2675 * Write CMOS value and update the checksum(s).
2676 *
2677 * @returns VBox status code.
2678 * @param pDevIns Device instance.
2679 * @param iReg The CMOS register index.
2680 * @param u8Value The CMOS register value.
2681 * @thread EMT
2682 */
2683 DECLR3CALLBACKMEMBER(int, pfnCMOSWrite,(PPDMDEVINS pDevIns, unsigned iReg, uint8_t u8Value));
2684
2685 /**
2686 * Read CMOS value.
2687 *
2688 * @returns VBox status code.
2689 * @param pDevIns Device instance.
2690 * @param iReg The CMOS register index.
2691 * @param pu8Value Where to store the CMOS register value.
2692 * @thread EMT
2693 */
2694 DECLR3CALLBACKMEMBER(int, pfnCMOSRead,(PPDMDEVINS pDevIns, unsigned iReg, uint8_t *pu8Value));
2695
2696 /**
2697 * Get the specified CPUID leaf for the virtual CPU associated with the calling
2698 * thread.
2699 *
2700 * @param pDevIns Device instance.
2701 * @param iLeaf The CPUID leaf to get.
2702 * @param pEax Where to store the EAX value.
2703 * @param pEbx Where to store the EBX value.
2704 * @param pEcx Where to store the ECX value.
2705 * @param pEdx Where to store the EDX value.
2706 * @thread EMT.
2707 */
2708 DECLR3CALLBACKMEMBER(void, pfnGetCpuId,(PPDMDEVINS pDevIns, uint32_t iLeaf, uint32_t *pEax, uint32_t *pEbx, uint32_t *pEcx, uint32_t *pEdx));
2709
2710 /**
2711 * Changes the protection of shadowed ROM mapping.
2712 *
2713 * This is intented for use by the system BIOS, chipset or device in question to
2714 * change the protection of shadowed ROM code after init and on reset.
2715 *
2716 * @param pDevIns Device instance.
2717 * @param GCPhysStart Where the mapping starts.
2718 * @param cbRange The size of the mapping.
2719 * @param enmProt The new protection type.
2720 */
2721 DECLR3CALLBACKMEMBER(int, pfnROMProtectShadow,(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, PGMROMPROT enmProt));
2722
2723 /**
2724 * Allocate and register a MMIO2 region.
2725 *
2726 * As mentioned elsewhere, MMIO2 is just RAM spelled differently. It's
2727 * RAM associated with a device. It is also non-shared memory with a
2728 * permanent ring-3 mapping and page backing (presently).
2729 *
2730 * @returns VBox status.
2731 * @param pDevIns The device instance.
2732 * @param iRegion The region number. Use the PCI region number as
2733 * this must be known to the PCI bus device too. If
2734 * it's not associated with the PCI device, then
2735 * any number up to UINT8_MAX is fine.
2736 * @param cb The size (in bytes) of the region.
2737 * @param fFlags Reserved for future use, must be zero.
2738 * @param ppv Where to store the address of the ring-3 mapping
2739 * of the memory.
2740 * @param pszDesc Pointer to description string. This must not be
2741 * freed.
2742 * @thread EMT.
2743 */
2744 DECLR3CALLBACKMEMBER(int, pfnMMIO2Register,(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS cb, uint32_t fFlags, void **ppv, const char *pszDesc));
2745
2746 /**
2747 * Deregisters and frees a MMIO2 region.
2748 *
2749 * Any physical (and virtual) access handlers registered for the region must
2750 * be deregistered before calling this function.
2751 *
2752 * @returns VBox status code.
2753 * @param pDevIns The device instance.
2754 * @param iRegion The region number used during registration.
2755 * @thread EMT.
2756 */
2757 DECLR3CALLBACKMEMBER(int, pfnMMIO2Deregister,(PPDMDEVINS pDevIns, uint32_t iRegion));
2758
2759 /**
2760 * Maps a MMIO2 region into the physical memory space.
2761 *
2762 * A MMIO2 range may overlap with base memory if a lot of RAM
2763 * is configured for the VM, in which case we'll drop the base
2764 * memory pages. Presently we will make no attempt to preserve
2765 * anything that happens to be present in the base memory that
2766 * is replaced, this is of course incorrectly but it's too much
2767 * effort.
2768 *
2769 * @returns VBox status code.
2770 * @param pDevIns The device instance.
2771 * @param iRegion The region number used during registration.
2772 * @param GCPhys The physical address to map it at.
2773 * @thread EMT.
2774 */
2775 DECLR3CALLBACKMEMBER(int, pfnMMIO2Map,(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys));
2776
2777 /**
2778 * Unmaps a MMIO2 region previously mapped using pfnMMIO2Map.
2779 *
2780 * @returns VBox status code.
2781 * @param pDevIns The device instance.
2782 * @param iRegion The region number used during registration.
2783 * @param GCPhys The physical address it's currently mapped at.
2784 * @thread EMT.
2785 */
2786 DECLR3CALLBACKMEMBER(int, pfnMMIO2Unmap,(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys));
2787
2788 /**
2789 * Maps a portion of an MMIO2 region into the hypervisor region.
2790 *
2791 * Callers of this API must never deregister the MMIO2 region before the
2792 * VM is powered off.
2793 *
2794 * @return VBox status code.
2795 * @param pDevIns The device owning the MMIO2 memory.
2796 * @param iRegion The region.
2797 * @param off The offset into the region. Will be rounded down
2798 * to closest page boundrary.
2799 * @param cb The number of bytes to map. Will be rounded up
2800 * to the closest page boundrary.
2801 * @param pszDesc Mapping description.
2802 * @param pRCPtr Where to store the RC address.
2803 */
2804 DECLR3CALLBACKMEMBER(int, pfnMMHyperMapMMIO2,(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb,
2805 const char *pszDesc, PRTRCPTR pRCPtr));
2806
2807 /**
2808 * Maps a portion of an MMIO2 region into kernel space (host).
2809 *
2810 * The kernel mapping will become invalid when the MMIO2 memory is deregistered
2811 * or the VM is terminated.
2812 *
2813 * @return VBox status code.
2814 * @param pDevIns The device owning the MMIO2 memory.
2815 * @param iRegion The region.
2816 * @param off The offset into the region. Must be page
2817 * aligned.
2818 * @param cb The number of bytes to map. Must be page
2819 * aligned.
2820 * @param pszDesc Mapping description.
2821 * @param pR0Ptr Where to store the R0 address.
2822 */
2823 DECLR3CALLBACKMEMBER(int, pfnMMIO2MapKernel,(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb,
2824 const char *pszDesc, PRTR0PTR pR0Ptr));
2825
2826 /**
2827 * Registers the VMM device heap
2828 *
2829 * @returns VBox status code.
2830 * @param pDevIns The device instance.
2831 * @param GCPhys The physical address.
2832 * @param pvHeap Ring 3 heap pointer.
2833 * @param cbSize Size of the heap.
2834 * @thread EMT.
2835 */
2836 DECLR3CALLBACKMEMBER(int, pfnRegisterVMMDevHeap,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTR3PTR pvHeap, unsigned cbSize));
2837
2838 /**
2839 * Unregisters the VMM device heap
2840 *
2841 * @returns VBox status code.
2842 * @param pDevIns The device instance.
2843 * @param GCPhys The physical address.
2844 * @thread EMT.
2845 */
2846 DECLR3CALLBACKMEMBER(int, pfnUnregisterVMMDevHeap,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys));
2847
2848 /**
2849 * Gets the VMCPU handle. Restricted API.
2850 *
2851 * @returns VMCPU Handle.
2852 * @param pDevIns Device instance.
2853 */
2854 DECLR3CALLBACKMEMBER(PVMCPU, pfnGetVMCPU,(PPDMDEVINS pDevIns));
2855
2856 /** @} */
2857
2858 /** Just a safety precaution. (PDM_DEVHLP_VERSION) */
2859 uint32_t u32TheEnd;
2860} PDMDEVHLPR3;
2861#endif /* !IN_RING3 */
2862/** Pointer to the R3 PDM Device API. */
2863typedef R3PTRTYPE(struct PDMDEVHLPR3 *) PPDMDEVHLPR3;
2864/** Pointer to the R3 PDM Device API, const variant. */
2865typedef R3PTRTYPE(const struct PDMDEVHLPR3 *) PCPDMDEVHLPR3;
2866
2867/** Current PDMDEVHLP version number. */
2868#define PDM_DEVHLP_VERSION 0xf20a0000
2869
2870
2871/**
2872 * PDM Device API - RC Variant.
2873 */
2874typedef struct PDMDEVHLPRC
2875{
2876 /** Structure version. PDM_DEVHLPRC_VERSION defines the current version. */
2877 uint32_t u32Version;
2878
2879 /**
2880 * Set the IRQ for a PCI device.
2881 *
2882 * @param pDevIns Device instance.
2883 * @param iIrq IRQ number to set.
2884 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
2885 * @thread Any thread, but will involve the emulation thread.
2886 */
2887 DECLRCCALLBACKMEMBER(void, pfnPCISetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
2888
2889 /**
2890 * Set ISA IRQ for a device.
2891 *
2892 * @param pDevIns Device instance.
2893 * @param iIrq IRQ number to set.
2894 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
2895 * @thread Any thread, but will involve the emulation thread.
2896 */
2897 DECLRCCALLBACKMEMBER(void, pfnISASetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
2898
2899 /**
2900 * Read physical memory.
2901 *
2902 * @returns VINF_SUCCESS (for now).
2903 * @param pDevIns Device instance.
2904 * @param GCPhys Physical address start reading from.
2905 * @param pvBuf Where to put the read bits.
2906 * @param cbRead How many bytes to read.
2907 */
2908 DECLRCCALLBACKMEMBER(int, pfnPhysRead,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead));
2909
2910 /**
2911 * Write to physical memory.
2912 *
2913 * @returns VINF_SUCCESS for now, and later maybe VERR_EM_MEMORY.
2914 * @param pDevIns Device instance.
2915 * @param GCPhys Physical address to write to.
2916 * @param pvBuf What to write.
2917 * @param cbWrite How many bytes to write.
2918 */
2919 DECLRCCALLBACKMEMBER(int, pfnPhysWrite,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite));
2920
2921 /**
2922 * Checks if the Gate A20 is enabled or not.
2923 *
2924 * @returns true if A20 is enabled.
2925 * @returns false if A20 is disabled.
2926 * @param pDevIns Device instance.
2927 * @thread The emulation thread.
2928 */
2929 DECLRCCALLBACKMEMBER(bool, pfnA20IsEnabled,(PPDMDEVINS pDevIns));
2930
2931 /**
2932 * Set the VM error message
2933 *
2934 * @returns rc.
2935 * @param pDrvIns Driver instance.
2936 * @param rc VBox status code.
2937 * @param RT_SRC_POS_DECL Use RT_SRC_POS.
2938 * @param pszFormat Error message format string.
2939 * @param ... Error message arguments.
2940 */
2941 DECLRCCALLBACKMEMBER(int, pfnVMSetError,(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, ...));
2942
2943 /**
2944 * Set the VM error message
2945 *
2946 * @returns rc.
2947 * @param pDrvIns Driver instance.
2948 * @param rc VBox status code.
2949 * @param RT_SRC_POS_DECL Use RT_SRC_POS.
2950 * @param pszFormat Error message format string.
2951 * @param va Error message arguments.
2952 */
2953 DECLRCCALLBACKMEMBER(int, pfnVMSetErrorV,(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, va_list va));
2954
2955 /**
2956 * Set the VM runtime error message
2957 *
2958 * @returns VBox status code.
2959 * @param pDevIns Device instance.
2960 * @param fFlags The action flags. See VMSETRTERR_FLAGS_*.
2961 * @param pszErrorId Error ID string.
2962 * @param pszFormat Error message format string.
2963 * @param ... Error message arguments.
2964 */
2965 DECLRCCALLBACKMEMBER(int, pfnVMSetRuntimeError,(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, ...));
2966
2967 /**
2968 * Set the VM runtime error message
2969 *
2970 * @returns VBox status code.
2971 * @param pDevIns Device instance.
2972 * @param fFlags The action flags. See VMSETRTERR_FLAGS_*.
2973 * @param pszErrorId Error ID string.
2974 * @param pszFormat Error message format string.
2975 * @param va Error message arguments.
2976 */
2977 DECLRCCALLBACKMEMBER(int, pfnVMSetRuntimeErrorV,(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, va_list va));
2978
2979 /**
2980 * Set parameters for pending MMIO patch operation
2981 *
2982 * @returns VBox status code.
2983 * @param pDevIns Device instance.
2984 * @param GCPhys MMIO physical address
2985 * @param pCachedData GC pointer to cached data
2986 */
2987 DECLRCCALLBACKMEMBER(int, pfnPATMSetMMIOPatchInfo,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTGCPTR pCachedData));
2988
2989 /**
2990 * Gets the VM handle. Restricted API.
2991 *
2992 * @returns VM Handle.
2993 * @param pDevIns Device instance.
2994 */
2995 DECLRCCALLBACKMEMBER(PVM, pfnGetVM,(PPDMDEVINS pDevIns));
2996
2997 /**
2998 * Gets the VMCPU handle. Restricted API.
2999 *
3000 * @returns VMCPU Handle.
3001 * @param pDevIns Device instance.
3002 */
3003 DECLRCCALLBACKMEMBER(PVMCPU, pfnGetVMCPU,(PPDMDEVINS pDevIns));
3004
3005 /** Just a safety precaution. */
3006 uint32_t u32TheEnd;
3007} PDMDEVHLPRC;
3008/** Pointer PDM Device RC API. */
3009typedef RCPTRTYPE(struct PDMDEVHLPRC *) PPDMDEVHLPRC;
3010/** Pointer PDM Device RC API. */
3011typedef RCPTRTYPE(const struct PDMDEVHLPRC *) PCPDMDEVHLPRC;
3012
3013/** Current PDMDEVHLP version number. */
3014#define PDM_DEVHLPRC_VERSION 0xfb020000
3015
3016
3017/**
3018 * PDM Device API - R0 Variant.
3019 */
3020typedef struct PDMDEVHLPR0
3021{
3022 /** Structure version. PDM_DEVHLPR0_VERSION defines the current version. */
3023 uint32_t u32Version;
3024
3025 /**
3026 * Set the IRQ for a PCI device.
3027 *
3028 * @param pDevIns Device instance.
3029 * @param iIrq IRQ number to set.
3030 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
3031 * @thread Any thread, but will involve the emulation thread.
3032 */
3033 DECLR0CALLBACKMEMBER(void, pfnPCISetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
3034
3035 /**
3036 * Set ISA IRQ for a device.
3037 *
3038 * @param pDevIns Device instance.
3039 * @param iIrq IRQ number to set.
3040 * @param iLevel IRQ level. See the PDM_IRQ_LEVEL_* \#defines.
3041 * @thread Any thread, but will involve the emulation thread.
3042 */
3043 DECLR0CALLBACKMEMBER(void, pfnISASetIrq,(PPDMDEVINS pDevIns, int iIrq, int iLevel));
3044
3045 /**
3046 * Read physical memory.
3047 *
3048 * @returns VINF_SUCCESS (for now).
3049 * @param pDevIns Device instance.
3050 * @param GCPhys Physical address start reading from.
3051 * @param pvBuf Where to put the read bits.
3052 * @param cbRead How many bytes to read.
3053 */
3054 DECLR0CALLBACKMEMBER(int, pfnPhysRead,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead));
3055
3056 /**
3057 * Write to physical memory.
3058 *
3059 * @returns VINF_SUCCESS for now, and later maybe VERR_EM_MEMORY.
3060 * @param pDevIns Device instance.
3061 * @param GCPhys Physical address to write to.
3062 * @param pvBuf What to write.
3063 * @param cbWrite How many bytes to write.
3064 */
3065 DECLR0CALLBACKMEMBER(int, pfnPhysWrite,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite));
3066
3067 /**
3068 * Checks if the Gate A20 is enabled or not.
3069 *
3070 * @returns true if A20 is enabled.
3071 * @returns false if A20 is disabled.
3072 * @param pDevIns Device instance.
3073 * @thread The emulation thread.
3074 */
3075 DECLR0CALLBACKMEMBER(bool, pfnA20IsEnabled,(PPDMDEVINS pDevIns));
3076
3077 /**
3078 * Set the VM error message
3079 *
3080 * @returns rc.
3081 * @param pDrvIns Driver instance.
3082 * @param rc VBox status code.
3083 * @param RT_SRC_POS_DECL Use RT_SRC_POS.
3084 * @param pszFormat Error message format string.
3085 * @param ... Error message arguments.
3086 */
3087 DECLR0CALLBACKMEMBER(int, pfnVMSetError,(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, ...));
3088
3089 /**
3090 * Set the VM error message
3091 *
3092 * @returns rc.
3093 * @param pDrvIns Driver instance.
3094 * @param rc VBox status code.
3095 * @param RT_SRC_POS_DECL Use RT_SRC_POS.
3096 * @param pszFormat Error message format string.
3097 * @param va Error message arguments.
3098 */
3099 DECLR0CALLBACKMEMBER(int, pfnVMSetErrorV,(PPDMDEVINS pDevIns, int rc, RT_SRC_POS_DECL, const char *pszFormat, va_list va));
3100
3101 /**
3102 * Set the VM runtime error message
3103 *
3104 * @returns VBox status code.
3105 * @param pDevIns Device instance.
3106 * @param fFlags The action flags. See VMSETRTERR_FLAGS_*.
3107 * @param pszErrorId Error ID string.
3108 * @param pszFormat Error message format string.
3109 * @param ... Error message arguments.
3110 */
3111 DECLR0CALLBACKMEMBER(int, pfnVMSetRuntimeError,(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, ...));
3112
3113 /**
3114 * Set the VM runtime error message
3115 *
3116 * @returns VBox status code.
3117 * @param pDevIns Device instance.
3118 * @param fFlags The action flags. See VMSETRTERR_FLAGS_*.
3119 * @param pszErrorId Error ID string.
3120 * @param pszFormat Error message format string.
3121 * @param va Error message arguments.
3122 */
3123 DECLR0CALLBACKMEMBER(int, pfnVMSetRuntimeErrorV,(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, va_list va));
3124
3125 /**
3126 * Set parameters for pending MMIO patch operation
3127 *
3128 * @returns rc.
3129 * @param pDevIns Device instance.
3130 * @param GCPhys MMIO physical address
3131 * @param pCachedData GC pointer to cached data
3132 */
3133 DECLR0CALLBACKMEMBER(int, pfnPATMSetMMIOPatchInfo,(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTGCPTR pCachedData));
3134
3135 /**
3136 * Gets the VM handle. Restricted API.
3137 *
3138 * @returns VM Handle.
3139 * @param pDevIns Device instance.
3140 */
3141 DECLR0CALLBACKMEMBER(PVM, pfnGetVM,(PPDMDEVINS pDevIns));
3142
3143 /**
3144 * Checks if our current CPU state allows for IO block emulation fallback to the recompiler
3145 *
3146 * @returns true = yes, false = no
3147 * @param pDevIns Device instance.
3148 */
3149 DECLR0CALLBACKMEMBER(bool, pfnCanEmulateIoBlock,(PPDMDEVINS pDevIns));
3150
3151 /**
3152 * Gets the VMCPU handle. Restricted API.
3153 *
3154 * @returns VMCPU Handle.
3155 * @param pDevIns Device instance.
3156 */
3157 DECLR0CALLBACKMEMBER(PVMCPU, pfnGetVMCPU,(PPDMDEVINS pDevIns));
3158
3159 /** Just a safety precaution. */
3160 uint32_t u32TheEnd;
3161} PDMDEVHLPR0;
3162/** Pointer PDM Device R0 API. */
3163typedef R0PTRTYPE(struct PDMDEVHLPR0 *) PPDMDEVHLPR0;
3164/** Pointer PDM Device GC API. */
3165typedef R0PTRTYPE(const struct PDMDEVHLPR0 *) PCPDMDEVHLPR0;
3166
3167/** Current PDMDEVHLP version number. */
3168#define PDM_DEVHLPR0_VERSION 0xfb030000
3169
3170
3171
3172/**
3173 * PDM Device Instance.
3174 */
3175typedef struct PDMDEVINS
3176{
3177 /** Structure version. PDM_DEVINS_VERSION defines the current version. */
3178 uint32_t u32Version;
3179 /** Device instance number. */
3180 RTUINT iInstance;
3181
3182 /** Pointer the GC PDM Device API. */
3183 PCPDMDEVHLPRC pDevHlpRC;
3184 /** Pointer to device instance data. */
3185 RTRCPTR pvInstanceDataRC;
3186
3187 /** Pointer the R0 PDM Device API. */
3188 PCPDMDEVHLPR0 pDevHlpR0;
3189 /** Pointer to device instance data (R0). */
3190 RTR0PTR pvInstanceDataR0;
3191
3192 /** Pointer the HC PDM Device API. */
3193 PCPDMDEVHLPR3 pDevHlpR3;
3194 /** Pointer to device instance data. */
3195 RTR3PTR pvInstanceDataR3;
3196
3197 /** Pointer to device registration structure. */
3198 R3PTRTYPE(PCPDMDEVREG) pDevReg;
3199 /** Configuration handle. */
3200 R3PTRTYPE(PCFGMNODE) pCfgHandle;
3201
3202 /** The base interface of the device.
3203 * The device constructor initializes this if it has any
3204 * device level interfaces to export. To obtain this interface
3205 * call PDMR3QueryDevice(). */
3206 PDMIBASE IBase;
3207 /** Align the internal data more naturally. */
3208 RTR3PTR R3PtrPadding;
3209
3210 /** Internal data. */
3211 union
3212 {
3213#ifdef PDMDEVINSINT_DECLARED
3214 PDMDEVINSINT s;
3215#endif
3216 uint8_t padding[HC_ARCH_BITS == 32 ? 64 + 16 : 112];
3217 } Internal;
3218
3219 /** Device instance data. The size of this area is defined
3220 * in the PDMDEVREG::cbInstanceData field. */
3221 char achInstanceData[8];
3222} PDMDEVINS;
3223
3224/** Current PDMDEVINS version number. */
3225#define PDM_DEVINS_VERSION 0xf3020000
3226
3227/** Converts a pointer to the PDMDEVINS::IBase to a pointer to PDMDEVINS. */
3228#define PDMIBASE_2_PDMDEV(pInterface) ( (PPDMDEVINS)((char *)(pInterface) - RT_OFFSETOF(PDMDEVINS, IBase)) )
3229
3230
3231/** @def PDMDEV_ASSERT_EMT
3232 * Assert that the current thread is the emulation thread.
3233 */
3234#ifdef VBOX_STRICT
3235# define PDMDEV_ASSERT_EMT(pDevIns) pDevIns->pDevHlpR3->pfnAssertEMT(pDevIns, __FILE__, __LINE__, __FUNCTION__)
3236#else
3237# define PDMDEV_ASSERT_EMT(pDevIns) do { } while (0)
3238#endif
3239
3240/** @def PDMDEV_ASSERT_OTHER
3241 * Assert that the current thread is NOT the emulation thread.
3242 */
3243#ifdef VBOX_STRICT
3244# define PDMDEV_ASSERT_OTHER(pDevIns) pDevIns->pDevHlpR3->pfnAssertOther(pDevIns, __FILE__, __LINE__, __FUNCTION__)
3245#else
3246# define PDMDEV_ASSERT_OTHER(pDevIns) do { } while (0)
3247#endif
3248
3249/** @def PDMDEV_ASSERT_VMLOCK_OWNER
3250 * Assert that the current thread is owner of the VM lock.
3251 */
3252#ifdef VBOX_STRICT
3253# define PDMDEV_ASSERT_VMLOCK_OWNER(pDevIns) pDevIns->pDevHlpR3->pfnAssertVMLock(pDevIns, __FILE__, __LINE__, __FUNCTION__)
3254#else
3255# define PDMDEV_ASSERT_VMLOCK_OWNER(pDevIns) do { } while (0)
3256#endif
3257
3258/** @def PDMDEV_SET_ERROR
3259 * Set the VM error. See PDMDevHlpVMSetError() for printf like message formatting.
3260 */
3261#define PDMDEV_SET_ERROR(pDevIns, rc, pszError) \
3262 PDMDevHlpVMSetError(pDevIns, rc, RT_SRC_POS, "%s", pszError)
3263
3264/** @def PDMDEV_SET_RUNTIME_ERROR
3265 * Set the VM runtime error. See PDMDevHlpVMSetRuntimeError() for printf like message formatting.
3266 */
3267#define PDMDEV_SET_RUNTIME_ERROR(pDevIns, fFlags, pszErrorId, pszError) \
3268 PDMDevHlpVMSetRuntimeError(pDevIns, fFlags, pszErrorId, "%s", pszError)
3269
3270/** @def PDMDEVINS_2_RCPTR
3271 * Converts a PDM Device instance pointer a RC PDM Device instance pointer.
3272 */
3273#define PDMDEVINS_2_RCPTR(pDevIns) ( (RCPTRTYPE(PPDMDEVINS))((RTGCUINTPTR)(pDevIns)->pvInstanceDataRC - RT_OFFSETOF(PDMDEVINS, achInstanceData)) )
3274
3275/** @def PDMDEVINS_2_R3PTR
3276 * Converts a PDM Device instance pointer a R3 PDM Device instance pointer.
3277 */
3278#define PDMDEVINS_2_R3PTR(pDevIns) ( (R3PTRTYPE(PPDMDEVINS))((RTHCUINTPTR)(pDevIns)->pvInstanceDataR3 - RT_OFFSETOF(PDMDEVINS, achInstanceData)) )
3279
3280/** @def PDMDEVINS_2_R0PTR
3281 * Converts a PDM Device instance pointer a R0 PDM Device instance pointer.
3282 */
3283#define PDMDEVINS_2_R0PTR(pDevIns) ( (R0PTRTYPE(PPDMDEVINS))((RTR0UINTPTR)(pDevIns)->pvInstanceDataR0 - RT_OFFSETOF(PDMDEVINS, achInstanceData)) )
3284
3285
3286/**
3287 * VBOX_STRICT wrapper for pDevHlp->pfnDBGFStopV.
3288 *
3289 * @returns VBox status code which must be passed up to the VMM.
3290 * @param pDevIns Device instance.
3291 * @param RT_SRC_POS_DECL Use RT_SRC_POS.
3292 * @param pszFormat Message. (optional)
3293 * @param ... Message parameters.
3294 */
3295DECLINLINE(int) PDMDeviceDBGFStop(PPDMDEVINS pDevIns, RT_SRC_POS_DECL, const char *pszFormat, ...)
3296{
3297#ifdef VBOX_STRICT
3298# ifdef IN_RING3
3299 int rc;
3300 va_list args;
3301 va_start(args, pszFormat);
3302 rc = pDevIns->pDevHlpR3->pfnDBGFStopV(pDevIns, RT_SRC_POS_ARGS, pszFormat, args);
3303 va_end(args);
3304 return rc;
3305# else
3306 return VINF_EM_DBG_STOP;
3307# endif
3308#else
3309 NOREF(pDevIns);
3310 NOREF(pszFile);
3311 NOREF(iLine);
3312 NOREF(pszFunction);
3313 NOREF(pszFormat);
3314 return VINF_SUCCESS;
3315#endif
3316}
3317
3318
3319#ifdef IN_RING3
3320/**
3321 * @copydoc PDMDEVHLPR3::pfnIOPortRegister
3322 */
3323DECLINLINE(int) PDMDevHlpIOPortRegister(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTHCPTR pvUser,
3324 PFNIOMIOPORTOUT pfnOut, PFNIOMIOPORTIN pfnIn,
3325 PFNIOMIOPORTOUTSTRING pfnOutStr, PFNIOMIOPORTINSTRING pfnInStr, const char *pszDesc)
3326{
3327 return pDevIns->pDevHlpR3->pfnIOPortRegister(pDevIns, Port, cPorts, pvUser, pfnOut, pfnIn, pfnOutStr, pfnInStr, pszDesc);
3328}
3329
3330/**
3331 * @copydoc PDMDEVHLPR3::pfnIOPortRegisterGC
3332 */
3333DECLINLINE(int) PDMDevHlpIOPortRegisterGC(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTRCPTR pvUser,
3334 const char *pszOut, const char *pszIn, const char *pszOutStr,
3335 const char *pszInStr, const char *pszDesc)
3336{
3337 return pDevIns->pDevHlpR3->pfnIOPortRegisterGC(pDevIns, Port, cPorts, pvUser, pszOut, pszIn, pszOutStr, pszInStr, pszDesc);
3338}
3339
3340/**
3341 * @copydoc PDMDEVHLPR3::pfnIOPortRegisterR0
3342 */
3343DECLINLINE(int) PDMDevHlpIOPortRegisterR0(PPDMDEVINS pDevIns, RTIOPORT Port, RTUINT cPorts, RTR0PTR pvUser,
3344 const char *pszOut, const char *pszIn, const char *pszOutStr,
3345 const char *pszInStr, const char *pszDesc)
3346{
3347 return pDevIns->pDevHlpR3->pfnIOPortRegisterR0(pDevIns, Port, cPorts, pvUser, pszOut, pszIn, pszOutStr, pszInStr, pszDesc);
3348}
3349
3350/**
3351 * @copydoc PDMDEVHLPR3::pfnMMIORegister
3352 */
3353DECLINLINE(int) PDMDevHlpMMIORegister(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTHCPTR pvUser,
3354 PFNIOMMMIOWRITE pfnWrite, PFNIOMMMIOREAD pfnRead, PFNIOMMMIOFILL pfnFill,
3355 const char *pszDesc)
3356{
3357 return pDevIns->pDevHlpR3->pfnMMIORegister(pDevIns, GCPhysStart, cbRange, pvUser, pfnWrite, pfnRead, pfnFill, pszDesc);
3358}
3359
3360/**
3361 * @copydoc PDMDEVHLPR3::pfnMMIORegisterGC
3362 */
3363DECLINLINE(int) PDMDevHlpMMIORegisterGC(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTGCPTR pvUser,
3364 const char *pszWrite, const char *pszRead, const char *pszFill)
3365{
3366 return pDevIns->pDevHlpR3->pfnMMIORegisterGC(pDevIns, GCPhysStart, cbRange, pvUser, pszWrite, pszRead, pszFill, NULL);
3367}
3368
3369/**
3370 * @copydoc PDMDEVHLPR3::pfnMMIORegisterR0
3371 */
3372DECLINLINE(int) PDMDevHlpMMIORegisterR0(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, RTR0PTR pvUser,
3373 const char *pszWrite, const char *pszRead, const char *pszFill)
3374{
3375 return pDevIns->pDevHlpR3->pfnMMIORegisterR0(pDevIns, GCPhysStart, cbRange, pvUser, pszWrite, pszRead, pszFill, NULL);
3376}
3377
3378/**
3379 * @copydoc PDMDEVHLPR3::pfnROMRegister
3380 */
3381DECLINLINE(int) PDMDevHlpROMRegister(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, const void *pvBinary, uint32_t fFlags, const char *pszDesc)
3382{
3383 return pDevIns->pDevHlpR3->pfnROMRegister(pDevIns, GCPhysStart, cbRange, pvBinary, fFlags, pszDesc);
3384}
3385/**
3386 * @copydoc PDMDEVHLPR3::pfnROMProtectShadow
3387 */
3388DECLINLINE(int) PDMDevHlpROMProtectShadow(PPDMDEVINS pDevIns, RTGCPHYS GCPhysStart, RTUINT cbRange, PGMROMPROT enmProt)
3389{
3390 return pDevIns->pDevHlpR3->pfnROMProtectShadow(pDevIns, GCPhysStart, cbRange, enmProt);
3391}
3392
3393/**
3394 * @copydoc PDMDEVHLPR3::pfnMMIO2Register
3395 */
3396DECLINLINE(int) PDMDevHlpMMIO2Register(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS cb, uint32_t fFlags, void **ppv, const char *pszDesc)
3397{
3398 return pDevIns->pDevHlpR3->pfnMMIO2Register(pDevIns, iRegion, cb, fFlags, ppv, pszDesc);
3399}
3400
3401/**
3402 * @copydoc PDMDEVHLPR3::pfnMMIO2Deregister
3403 */
3404DECLINLINE(int) PDMDevHlpMMIO2Deregister(PPDMDEVINS pDevIns, uint32_t iRegion)
3405{
3406 return pDevIns->pDevHlpR3->pfnMMIO2Deregister(pDevIns, iRegion);
3407}
3408
3409/**
3410 * @copydoc PDMDEVHLPR3::pfnMMIO2Map
3411 */
3412DECLINLINE(int) PDMDevHlpMMIO2Map(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys)
3413{
3414 return pDevIns->pDevHlpR3->pfnMMIO2Map(pDevIns, iRegion, GCPhys);
3415}
3416
3417/**
3418 * @copydoc PDMDEVHLPR3::pfnMMIO2Unmap
3419 */
3420DECLINLINE(int) PDMDevHlpMMIO2Unmap(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS GCPhys)
3421{
3422 return pDevIns->pDevHlpR3->pfnMMIO2Unmap(pDevIns, iRegion, GCPhys);
3423}
3424
3425/**
3426 * @copydoc PDMDEVHLPR3::pfnMMHyperMapMMIO2
3427 */
3428DECLINLINE(int) PDMDevHlpMMHyperMapMMIO2(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb,
3429 const char *pszDesc, PRTRCPTR pRCPtr)
3430{
3431 return pDevIns->pDevHlpR3->pfnMMHyperMapMMIO2(pDevIns, iRegion, off, cb, pszDesc, pRCPtr);
3432}
3433
3434/**
3435 * @copydoc PDMDEVHLPR3::pfnMMIO2MapKernel
3436 */
3437DECLINLINE(int) PDMDevHlpMMIO2MapKernel(PPDMDEVINS pDevIns, uint32_t iRegion, RTGCPHYS off, RTGCPHYS cb,
3438 const char *pszDesc, PRTR0PTR pR0Ptr)
3439{
3440 return pDevIns->pDevHlpR3->pfnMMIO2MapKernel(pDevIns, iRegion, off, cb, pszDesc, pR0Ptr);
3441}
3442
3443/**
3444 * @copydoc PDMDEVHLPR3::pfnRegisterVMMDevHeap
3445 */
3446DECLINLINE(int) PDMDevHlpRegisterVMMDevHeap(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, RTR3PTR pvHeap, unsigned cbSize)
3447{
3448 return pDevIns->pDevHlpR3->pfnRegisterVMMDevHeap(pDevIns, GCPhys, pvHeap, cbSize);
3449}
3450
3451/**
3452 * @copydoc PDMDEVHLPR3::pfnUnregisterVMMDevHeap
3453 */
3454DECLINLINE(int) PDMDevHlpUnregisterVMMDevHeap(PPDMDEVINS pDevIns, RTGCPHYS GCPhys)
3455{
3456 return pDevIns->pDevHlpR3->pfnUnregisterVMMDevHeap(pDevIns, GCPhys);
3457}
3458
3459/**
3460 * @copydoc PDMDEVHLPR3::pfnSSMRegister
3461 */
3462DECLINLINE(int) PDMDevHlpSSMRegister(PPDMDEVINS pDevIns, const char *pszName, uint32_t u32Instance, uint32_t u32Version, size_t cbGuess,
3463 PFNSSMDEVSAVEPREP pfnSavePrep, PFNSSMDEVSAVEEXEC pfnSaveExec, PFNSSMDEVSAVEDONE pfnSaveDone,
3464 PFNSSMDEVLOADPREP pfnLoadPrep, PFNSSMDEVLOADEXEC pfnLoadExec, PFNSSMDEVLOADDONE pfnLoadDone)
3465{
3466 return pDevIns->pDevHlpR3->pfnSSMRegister(pDevIns, pszName, u32Instance, u32Version, cbGuess,
3467 pfnSavePrep, pfnSaveExec, pfnSaveDone,
3468 pfnLoadPrep, pfnLoadExec, pfnLoadDone);
3469}
3470
3471/**
3472 * @copydoc PDMDEVHLPR3::pfnTMTimerCreate
3473 */
3474DECLINLINE(int) PDMDevHlpTMTimerCreate(PPDMDEVINS pDevIns, TMCLOCK enmClock, PFNTMTIMERDEV pfnCallback, void *pvUser, uint32_t fFlags,
3475 const char *pszDesc, PPTMTIMERR3 ppTimer)
3476{
3477 return pDevIns->pDevHlpR3->pfnTMTimerCreate(pDevIns, enmClock, pfnCallback, pvUser, fFlags, pszDesc, ppTimer);
3478}
3479
3480/**
3481 * @copydoc PDMDEVHLPR3::pfnPCIRegister
3482 */
3483DECLINLINE(int) PDMDevHlpPCIRegister(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev)
3484{
3485 return pDevIns->pDevHlpR3->pfnPCIRegister(pDevIns, pPciDev);
3486}
3487
3488/**
3489 * @copydoc PDMDEVHLPR3::pfnPCIIORegionRegister
3490 */
3491DECLINLINE(int) PDMDevHlpPCIIORegionRegister(PPDMDEVINS pDevIns, int iRegion, uint32_t cbRegion, PCIADDRESSSPACE enmType, PFNPCIIOREGIONMAP pfnCallback)
3492{
3493 return pDevIns->pDevHlpR3->pfnPCIIORegionRegister(pDevIns, iRegion, cbRegion, enmType, pfnCallback);
3494}
3495
3496/**
3497 * @copydoc PDMDEVHLPR3::pfnPCISetConfigCallbacks
3498 */
3499DECLINLINE(void) PDMDevHlpPCISetConfigCallbacks(PPDMDEVINS pDevIns, PPCIDEVICE pPciDev, PFNPCICONFIGREAD pfnRead, PPFNPCICONFIGREAD ppfnReadOld,
3500 PFNPCICONFIGWRITE pfnWrite, PPFNPCICONFIGWRITE ppfnWriteOld)
3501{
3502 pDevIns->pDevHlpR3->pfnPCISetConfigCallbacks(pDevIns, pPciDev, pfnRead, ppfnReadOld, pfnWrite, ppfnWriteOld);
3503}
3504
3505/**
3506 * @copydoc PDMDEVHLPR3::pfnDriverAttach
3507 */
3508DECLINLINE(int) PDMDevHlpDriverAttach(PPDMDEVINS pDevIns, RTUINT iLun, PPDMIBASE pBaseInterface, PPDMIBASE *ppBaseInterface, const char *pszDesc)
3509{
3510 return pDevIns->pDevHlpR3->pfnDriverAttach(pDevIns, iLun, pBaseInterface, ppBaseInterface, pszDesc);
3511}
3512
3513/**
3514 * @copydoc PDMDEVHLPR3::pfnMMHeapAlloc
3515 */
3516DECLINLINE(void *) PDMDevHlpMMHeapAlloc(PPDMDEVINS pDevIns, size_t cb)
3517{
3518 return pDevIns->pDevHlpR3->pfnMMHeapAlloc(pDevIns, cb);
3519}
3520
3521/**
3522 * @copydoc PDMDEVHLPR3::pfnMMHeapAllocZ
3523 */
3524DECLINLINE(void *) PDMDevHlpMMHeapAllocZ(PPDMDEVINS pDevIns, size_t cb)
3525{
3526 return pDevIns->pDevHlpR3->pfnMMHeapAllocZ(pDevIns, cb);
3527}
3528
3529/**
3530 * @copydoc PDMDEVHLPR3::pfnMMHeapFree
3531 */
3532DECLINLINE(void) PDMDevHlpMMHeapFree(PPDMDEVINS pDevIns, void *pv)
3533{
3534 pDevIns->pDevHlpR3->pfnMMHeapFree(pDevIns, pv);
3535}
3536
3537/**
3538 * @copydoc PDMDEVHLPR3::pfnDBGFInfoRegister
3539 */
3540DECLINLINE(int) PDMDevHlpDBGFInfoRegister(PPDMDEVINS pDevIns, const char *pszName, const char *pszDesc, PFNDBGFHANDLERDEV pfnHandler)
3541{
3542 return pDevIns->pDevHlpR3->pfnDBGFInfoRegister(pDevIns, pszName, pszDesc, pfnHandler);
3543}
3544
3545/**
3546 * @copydoc PDMDEVHLPR3::pfnSTAMRegister
3547 */
3548DECLINLINE(void) PDMDevHlpSTAMRegister(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, const char *pszName, STAMUNIT enmUnit, const char *pszDesc)
3549{
3550 pDevIns->pDevHlpR3->pfnSTAMRegister(pDevIns, pvSample, enmType, pszName, enmUnit, pszDesc);
3551}
3552
3553/**
3554 * @copydoc PDMDEVHLPR3::pfnSTAMRegisterF
3555 */
3556DECLINLINE(void) PDMDevHlpSTAMRegisterF(PPDMDEVINS pDevIns, void *pvSample, STAMTYPE enmType, STAMVISIBILITY enmVisibility, STAMUNIT enmUnit,
3557 const char *pszDesc, const char *pszName, ...)
3558{
3559 va_list va;
3560 va_start(va, pszName);
3561 pDevIns->pDevHlpR3->pfnSTAMRegisterV(pDevIns, pvSample, enmType, enmVisibility, enmUnit, pszDesc, pszName, va);
3562 va_end(va);
3563}
3564
3565/**
3566 * @copydoc PDMDEVHLPR3::pfnPDMQueueCreate
3567 */
3568DECLINLINE(int) PDMDevHlpPDMQueueCreate(PPDMDEVINS pDevIns, RTUINT cbItem, RTUINT cItems, uint32_t cMilliesInterval,
3569 PFNPDMQUEUEDEV pfnCallback, bool fGCEnabled, PPDMQUEUE *ppQueue)
3570{
3571 return pDevIns->pDevHlpR3->pfnPDMQueueCreate(pDevIns, cbItem, cItems, cMilliesInterval, pfnCallback, fGCEnabled, ppQueue);
3572}
3573
3574/**
3575 * @copydoc PDMDEVHLPR3::pfnCritSectInit
3576 */
3577DECLINLINE(int) PDMDevHlpCritSectInit(PPDMDEVINS pDevIns, PPDMCRITSECT pCritSect, const char *pszName)
3578{
3579 return pDevIns->pDevHlpR3->pfnCritSectInit(pDevIns, pCritSect, pszName);
3580}
3581
3582/**
3583 * @copydoc PDMDEVHLPR3::pfnUTCNow
3584 */
3585DECLINLINE(PRTTIMESPEC) PDMDevHlpUTCNow(PPDMDEVINS pDevIns, PRTTIMESPEC pTime)
3586{
3587 return pDevIns->pDevHlpR3->pfnUTCNow(pDevIns, pTime);
3588}
3589
3590/**
3591 * @copydoc PDMDEVHLPR3::pfnPhysReadGCVirt
3592 */
3593DECLINLINE(int) PDMDevHlpPhysReadGCVirt(PPDMDEVINS pDevIns, void *pvDst, RTGCPTR GCVirtSrc, size_t cb)
3594{
3595 return pDevIns->pDevHlpR3->pfnPhysReadGCVirt(pDevIns, pvDst, GCVirtSrc, cb);
3596}
3597
3598/**
3599 * @copydoc PDMDEVHLPR3::pfnPhysWriteGCVirt
3600 */
3601DECLINLINE(int) PDMDevHlpPhysWriteGCVirt(PPDMDEVINS pDevIns, RTGCPTR GCVirtDst, const void *pvSrc, size_t cb)
3602{
3603 return pDevIns->pDevHlpR3->pfnPhysWriteGCVirt(pDevIns, GCVirtDst, pvSrc, cb);
3604}
3605
3606/**
3607 * @copydoc PDMDEVHLPR3::pfnPhysGCPtr2GCPhys
3608 */
3609DECLINLINE(int) PDMDevHlpPhysGCPtr2GCPhys(PPDMDEVINS pDevIns, RTGCPTR GCPtr, PRTGCPHYS pGCPhys)
3610{
3611 return pDevIns->pDevHlpR3->pfnPhysGCPtr2GCPhys(pDevIns, GCPtr, pGCPhys);
3612}
3613
3614/**
3615 * @copydoc PDMDEVHLPR3::pfnVMState
3616 */
3617DECLINLINE(VMSTATE) PDMDevHlpVMState(PPDMDEVINS pDevIns)
3618{
3619 return pDevIns->pDevHlpR3->pfnVMState(pDevIns);
3620}
3621
3622/**
3623 * @copydoc PDMDEVHLPR3::pfnA20Set
3624 */
3625DECLINLINE(void) PDMDevHlpA20Set(PPDMDEVINS pDevIns, bool fEnable)
3626{
3627 pDevIns->pDevHlpR3->pfnA20Set(pDevIns, fEnable);
3628}
3629
3630/**
3631 * @copydoc PDMDEVHLPR3::pfnVMReset
3632 */
3633DECLINLINE(int) PDMDevHlpVMReset(PPDMDEVINS pDevIns)
3634{
3635 return pDevIns->pDevHlpR3->pfnVMReset(pDevIns);
3636}
3637
3638/**
3639 * @copydoc PDMDEVHLPR3::pfnVMSuspend
3640 */
3641DECLINLINE(int) PDMDevHlpVMSuspend(PPDMDEVINS pDevIns)
3642{
3643 return pDevIns->pDevHlpR3->pfnVMSuspend(pDevIns);
3644}
3645
3646/**
3647 * @copydoc PDMDEVHLPR3::pfnVMPowerOff
3648 */
3649DECLINLINE(int) PDMDevHlpVMPowerOff(PPDMDEVINS pDevIns)
3650{
3651 return pDevIns->pDevHlpR3->pfnVMPowerOff(pDevIns);
3652}
3653
3654/**
3655 * @copydoc PDMDEVHLPR3::pfnDMARegister
3656 */
3657DECLINLINE(int) PDMDevHlpDMARegister(PPDMDEVINS pDevIns, unsigned uChannel, PFNDMATRANSFERHANDLER pfnTransferHandler, void *pvUser)
3658{
3659 return pDevIns->pDevHlpR3->pfnDMARegister(pDevIns, uChannel, pfnTransferHandler, pvUser);
3660}
3661
3662/**
3663 * @copydoc PDMDEVHLPR3::pfnDMAReadMemory
3664 */
3665DECLINLINE(int) PDMDevHlpDMAReadMemory(PPDMDEVINS pDevIns, unsigned uChannel, void *pvBuffer, uint32_t off, uint32_t cbBlock, uint32_t *pcbRead)
3666{
3667 return pDevIns->pDevHlpR3->pfnDMAReadMemory(pDevIns, uChannel, pvBuffer, off, cbBlock, pcbRead);
3668}
3669
3670/**
3671 * @copydoc PDMDEVHLPR3::pfnDMAWriteMemory
3672 */
3673DECLINLINE(int) PDMDevHlpDMAWriteMemory(PPDMDEVINS pDevIns, unsigned uChannel, const void *pvBuffer, uint32_t off, uint32_t cbBlock, uint32_t *pcbWritten)
3674{
3675 return pDevIns->pDevHlpR3->pfnDMAWriteMemory(pDevIns, uChannel, pvBuffer, off, cbBlock, pcbWritten);
3676}
3677
3678/**
3679 * @copydoc PDMDEVHLPR3::pfnDMASetDREQ
3680 */
3681DECLINLINE(int) PDMDevHlpDMASetDREQ(PPDMDEVINS pDevIns, unsigned uChannel, unsigned uLevel)
3682{
3683 return pDevIns->pDevHlpR3->pfnDMASetDREQ(pDevIns, uChannel, uLevel);
3684}
3685
3686/**
3687 * @copydoc PDMDEVHLPR3::pfnDMAGetChannelMode
3688 */
3689DECLINLINE(uint8_t) PDMDevHlpDMAGetChannelMode(PPDMDEVINS pDevIns, unsigned uChannel)
3690{
3691 return pDevIns->pDevHlpR3->pfnDMAGetChannelMode(pDevIns, uChannel);
3692}
3693
3694/**
3695 * @copydoc PDMDEVHLPR3::pfnDMASchedule
3696 */
3697DECLINLINE(void) PDMDevHlpDMASchedule(PPDMDEVINS pDevIns)
3698{
3699 pDevIns->pDevHlpR3->pfnDMASchedule(pDevIns);
3700}
3701
3702/**
3703 * @copydoc PDMDEVHLPR3::pfnCMOSWrite
3704 */
3705DECLINLINE(int) PDMDevHlpCMOSWrite(PPDMDEVINS pDevIns, unsigned iReg, uint8_t u8Value)
3706{
3707 return pDevIns->pDevHlpR3->pfnCMOSWrite(pDevIns, iReg, u8Value);
3708}
3709
3710/**
3711 * @copydoc PDMDEVHLPR3::pfnCMOSRead
3712 */
3713DECLINLINE(int) PDMDevHlpCMOSRead(PPDMDEVINS pDevIns, unsigned iReg, uint8_t *pu8Value)
3714{
3715 return pDevIns->pDevHlpR3->pfnCMOSRead(pDevIns, iReg, pu8Value);
3716}
3717
3718/**
3719 * @copydoc PDMDEVHLPR3::pfnGetCpuId
3720 */
3721DECLINLINE(void) PDMDevHlpGetCpuId(PPDMDEVINS pDevIns, uint32_t iLeaf, uint32_t *pEax, uint32_t *pEbx, uint32_t *pEcx, uint32_t *pEdx)
3722{
3723 pDevIns->pDevHlpR3->pfnGetCpuId(pDevIns, iLeaf, pEax, pEbx, pEcx, pEdx);
3724}
3725
3726/**
3727 * @copydoc PDMDEVHLPR3::pfnPDMThreadCreate
3728 */
3729DECLINLINE(int) PDMDevHlpPDMThreadCreate(PPDMDEVINS pDevIns, PPPDMTHREAD ppThread, void *pvUser, PFNPDMTHREADDEV pfnThread,
3730 PFNPDMTHREADWAKEUPDEV pfnWakeup, size_t cbStack, RTTHREADTYPE enmType, const char *pszName)
3731{
3732 return pDevIns->pDevHlpR3->pfnPDMThreadCreate(pDevIns, ppThread, pvUser, pfnThread, pfnWakeup, cbStack, enmType, pszName);
3733}
3734#endif /* IN_RING3 */
3735
3736
3737/**
3738 * @copydoc PDMDEVHLPR3::pfnGetVM
3739 */
3740DECLINLINE(PVM) PDMDevHlpGetVM(PPDMDEVINS pDevIns)
3741{
3742 return pDevIns->CTX_SUFF(pDevHlp)->pfnGetVM(pDevIns);
3743}
3744
3745/**
3746 * @copydoc PDMDEVHLPR3::pfnGetVMCPU
3747 */
3748DECLINLINE(PVMCPU) PDMDevHlpGetVMCPU(PPDMDEVINS pDevIns)
3749{
3750 return pDevIns->CTX_SUFF(pDevHlp)->pfnGetVMCPU(pDevIns);
3751}
3752
3753#ifdef IN_RING0
3754/**
3755 * @copydoc PDMDEVHLPR0::pfnCanEmulateIoBlock
3756 */
3757DECLINLINE(bool) PDMDevHlpCanEmulateIoBlock(PPDMDEVINS pDevIns)
3758{
3759 return pDevIns->CTX_SUFF(pDevHlp)->pfnCanEmulateIoBlock(pDevIns);
3760}
3761#endif
3762
3763/**
3764 * @copydoc PDMDEVHLPR3::pfnPCISetIrq
3765 */
3766DECLINLINE(void) PDMDevHlpPCISetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
3767{
3768 pDevIns->CTX_SUFF(pDevHlp)->pfnPCISetIrq(pDevIns, iIrq, iLevel);
3769}
3770
3771/**
3772 * @copydoc PDMDEVHLPR3::pfnPCISetIrqNoWait
3773 */
3774DECLINLINE(void) PDMDevHlpPCISetIrqNoWait(PPDMDEVINS pDevIns, int iIrq, int iLevel)
3775{
3776 pDevIns->CTX_SUFF(pDevHlp)->pfnPCISetIrq(pDevIns, iIrq, iLevel);
3777}
3778
3779/**
3780 * @copydoc PDMDEVHLPR3::pfnISASetIrq
3781 */
3782DECLINLINE(void) PDMDevHlpISASetIrq(PPDMDEVINS pDevIns, int iIrq, int iLevel)
3783{
3784 pDevIns->CTX_SUFF(pDevHlp)->pfnISASetIrq(pDevIns, iIrq, iLevel);
3785}
3786
3787/**
3788 * @copydoc PDMDEVHLPR3::pfnISASetIrqNoWait
3789 */
3790DECLINLINE(void) PDMDevHlpISASetIrqNoWait(PPDMDEVINS pDevIns, int iIrq, int iLevel)
3791{
3792 pDevIns->CTX_SUFF(pDevHlp)->pfnISASetIrq(pDevIns, iIrq, iLevel);
3793}
3794
3795/**
3796 * @copydoc PDMDEVHLPR3::pfnPhysRead
3797 */
3798DECLINLINE(int) PDMDevHlpPhysRead(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead)
3799{
3800 return pDevIns->CTX_SUFF(pDevHlp)->pfnPhysRead(pDevIns, GCPhys, pvBuf, cbRead);
3801}
3802
3803/**
3804 * @copydoc PDMDEVHLPR3::pfnPhysWrite
3805 */
3806DECLINLINE(int) PDMDevHlpPhysWrite(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite)
3807{
3808 return pDevIns->CTX_SUFF(pDevHlp)->pfnPhysWrite(pDevIns, GCPhys, pvBuf, cbWrite);
3809}
3810
3811#ifdef IN_RING3
3812
3813/**
3814 * @copydoc PDMDEVHLPR3::pfnPhysGCPhys2CCPtr
3815 */
3816DECLINLINE(int) PDMDevHlpPhysGCPhys2CCPtr(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t fFlags, void **ppv, PPGMPAGEMAPLOCK pLock)
3817{
3818 return pDevIns->CTX_SUFF(pDevHlp)->pfnPhysGCPhys2CCPtr(pDevIns, GCPhys, fFlags, ppv, pLock);
3819}
3820
3821/**
3822 * @copydoc PDMDEVHLPR3::pfnPhysGCPhys2CCPtrReadOnly
3823 */
3824DECLINLINE(int) PDMDevHlpPhysGCPhys2CCPtrReadOnly(PPDMDEVINS pDevIns, RTGCPHYS GCPhys, uint32_t fFlags, void const **ppv, PPGMPAGEMAPLOCK pLock)
3825{
3826 return pDevIns->CTX_SUFF(pDevHlp)->pfnPhysGCPhys2CCPtrReadOnly(pDevIns, GCPhys, fFlags, ppv, pLock);
3827}
3828
3829/**
3830 * @copydoc PDMDEVHLPR3::pfnPhysReleasePageMappingLock
3831 */
3832DECLINLINE(void) PDMDevHlpPhysReleasePageMappingLock(PPDMDEVINS pDevIns, PPGMPAGEMAPLOCK pLock)
3833{
3834 pDevIns->CTX_SUFF(pDevHlp)->pfnPhysReleasePageMappingLock(pDevIns, pLock);
3835}
3836
3837#endif /* IN_RING3 */
3838
3839/**
3840 * @copydoc PDMDEVHLPR3::pfnA20IsEnabled
3841 */
3842DECLINLINE(bool) PDMDevHlpA20IsEnabled(PPDMDEVINS pDevIns)
3843{
3844 return pDevIns->CTX_SUFF(pDevHlp)->pfnA20IsEnabled(pDevIns);
3845}
3846
3847/**
3848 * @copydoc PDMDEVHLPR3::pfnVMSetError
3849 */
3850DECLINLINE(int) PDMDevHlpVMSetError(PPDMDEVINS pDevIns, const int rc, RT_SRC_POS_DECL, const char *pszFormat, ...)
3851{
3852 va_list va;
3853 va_start(va, pszFormat);
3854 pDevIns->CTX_SUFF(pDevHlp)->pfnVMSetErrorV(pDevIns, rc, RT_SRC_POS_ARGS, pszFormat, va);
3855 va_end(va);
3856 return rc;
3857}
3858
3859/**
3860 * @copydoc PDMDEVHLPR3::pfnVMSetRuntimeError
3861 */
3862DECLINLINE(int) PDMDevHlpVMSetRuntimeError(PPDMDEVINS pDevIns, uint32_t fFlags, const char *pszErrorId, const char *pszFormat, ...)
3863{
3864 va_list va;
3865 int rc;
3866 va_start(va, pszFormat);
3867 rc = pDevIns->CTX_SUFF(pDevHlp)->pfnVMSetRuntimeErrorV(pDevIns, fFlags, pszErrorId, pszFormat, va);
3868 va_end(va);
3869 return rc;
3870}
3871
3872
3873
3874/** Pointer to callbacks provided to the VBoxDeviceRegister() call. */
3875typedef struct PDMDEVREGCB *PPDMDEVREGCB;
3876
3877/**
3878 * Callbacks for VBoxDeviceRegister().
3879 */
3880typedef struct PDMDEVREGCB
3881{
3882 /** Interface version.
3883 * This is set to PDM_DEVREG_CB_VERSION. */
3884 uint32_t u32Version;
3885
3886 /**
3887 * Registers a device with the current VM instance.
3888 *
3889 * @returns VBox status code.
3890 * @param pCallbacks Pointer to the callback table.
3891 * @param pDevReg Pointer to the device registration record.
3892 * This data must be permanent and readonly.
3893 */
3894 DECLR3CALLBACKMEMBER(int, pfnRegister,(PPDMDEVREGCB pCallbacks, PCPDMDEVREG pDevReg));
3895
3896 /**
3897 * Allocate memory which is associated with current VM instance
3898 * and automatically freed on it's destruction.
3899 *
3900 * @returns Pointer to allocated memory. The memory is *NOT* zero-ed.
3901 * @param pCallbacks Pointer to the callback table.
3902 * @param cb Number of bytes to allocate.
3903 */
3904 DECLR3CALLBACKMEMBER(void *, pfnMMHeapAlloc,(PPDMDEVREGCB pCallbacks, size_t cb));
3905} PDMDEVREGCB;
3906
3907/** Current version of the PDMDEVREGCB structure. */
3908#define PDM_DEVREG_CB_VERSION 0xf4010000
3909
3910
3911/**
3912 * The VBoxDevicesRegister callback function.
3913 *
3914 * PDM will invoke this function after loading a device module and letting
3915 * the module decide which devices to register and how to handle conflicts.
3916 *
3917 * @returns VBox status code.
3918 * @param pCallbacks Pointer to the callback table.
3919 * @param u32Version VBox version number.
3920 */
3921typedef DECLCALLBACK(int) FNPDMVBOXDEVICESREGISTER(PPDMDEVREGCB pCallbacks, uint32_t u32Version);
3922
3923/** @} */
3924
3925__END_DECLS
3926
3927#endif
Note: See TracBrowser for help on using the repository browser.

© 2025 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette