VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMAll/PGMAllPhys.cpp@ 103374

Last change on this file since 103374 was 103374, checked in by vboxsync, 4 months ago

VMM/PGM,DBGF,GIC: Parfait pointed out some potential NULL pointer use here and there. bugref:3409

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id Revision
File size: 148.0 KB
Line 
1/* $Id: PGMAllPhys.cpp 103374 2024-02-14 22:10:00Z vboxsync $ */
2/** @file
3 * PGM - Page Manager and Monitor, Physical Memory Addressing.
4 */
5
6/*
7 * Copyright (C) 2006-2023 Oracle and/or its affiliates.
8 *
9 * This file is part of VirtualBox base platform packages, as
10 * available from https://www.virtualbox.org.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License
14 * as published by the Free Software Foundation, in version 3 of the
15 * License.
16 *
17 * This program is distributed in the hope that it will be useful, but
18 * WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
20 * General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, see <https://www.gnu.org/licenses>.
24 *
25 * SPDX-License-Identifier: GPL-3.0-only
26 */
27
28
29/*********************************************************************************************************************************
30* Header Files *
31*********************************************************************************************************************************/
32#define LOG_GROUP LOG_GROUP_PGM_PHYS
33#define VBOX_WITHOUT_PAGING_BIT_FIELDS /* 64-bit bitfields are just asking for trouble. See @bugref{9841} and others. */
34#include <VBox/vmm/pgm.h>
35#include <VBox/vmm/trpm.h>
36#include <VBox/vmm/vmm.h>
37#include <VBox/vmm/iem.h>
38#include <VBox/vmm/iom.h>
39#include <VBox/vmm/em.h>
40#include <VBox/vmm/nem.h>
41#include "PGMInternal.h"
42#include <VBox/vmm/vmcc.h>
43#include "PGMInline.h"
44#include <VBox/param.h>
45#include <VBox/err.h>
46#include <iprt/assert.h>
47#include <iprt/string.h>
48#include <VBox/log.h>
49#ifdef IN_RING3
50# include <iprt/thread.h>
51#endif
52
53
54/*********************************************************************************************************************************
55* Defined Constants And Macros *
56*********************************************************************************************************************************/
57/** Enable the physical TLB. */
58#define PGM_WITH_PHYS_TLB
59
60/** @def PGM_HANDLER_PHYS_IS_VALID_STATUS
61 * Checks if valid physical access handler return code (normal handler, not PF).
62 *
63 * Checks if the given strict status code is one of the expected ones for a
64 * physical access handler in the current context.
65 *
66 * @returns true or false.
67 * @param a_rcStrict The status code.
68 * @param a_fWrite Whether it is a write or read being serviced.
69 *
70 * @remarks We wish to keep the list of statuses here as short as possible.
71 * When changing, please make sure to update the PGMPhysRead,
72 * PGMPhysWrite, PGMPhysReadGCPtr and PGMPhysWriteGCPtr docs too.
73 */
74#ifdef IN_RING3
75# define PGM_HANDLER_PHYS_IS_VALID_STATUS(a_rcStrict, a_fWrite) \
76 ( (a_rcStrict) == VINF_SUCCESS \
77 || (a_rcStrict) == VINF_PGM_HANDLER_DO_DEFAULT)
78#elif defined(IN_RING0)
79#define PGM_HANDLER_PHYS_IS_VALID_STATUS(a_rcStrict, a_fWrite) \
80 ( (a_rcStrict) == VINF_SUCCESS \
81 || (a_rcStrict) == VINF_PGM_HANDLER_DO_DEFAULT \
82 \
83 || (a_rcStrict) == ((a_fWrite) ? VINF_IOM_R3_MMIO_WRITE : VINF_IOM_R3_MMIO_READ) \
84 || (a_rcStrict) == VINF_IOM_R3_MMIO_READ_WRITE \
85 || ((a_rcStrict) == VINF_IOM_R3_MMIO_COMMIT_WRITE && (a_fWrite)) \
86 \
87 || (a_rcStrict) == VINF_EM_RAW_EMULATE_INSTR \
88 || (a_rcStrict) == VINF_EM_DBG_STOP \
89 || (a_rcStrict) == VINF_EM_DBG_EVENT \
90 || (a_rcStrict) == VINF_EM_DBG_BREAKPOINT \
91 || (a_rcStrict) == VINF_EM_OFF \
92 || (a_rcStrict) == VINF_EM_SUSPEND \
93 || (a_rcStrict) == VINF_EM_RESET \
94 )
95#else
96# error "Context?"
97#endif
98
99/** @def PGM_HANDLER_VIRT_IS_VALID_STATUS
100 * Checks if valid virtual access handler return code (normal handler, not PF).
101 *
102 * Checks if the given strict status code is one of the expected ones for a
103 * virtual access handler in the current context.
104 *
105 * @returns true or false.
106 * @param a_rcStrict The status code.
107 * @param a_fWrite Whether it is a write or read being serviced.
108 *
109 * @remarks We wish to keep the list of statuses here as short as possible.
110 * When changing, please make sure to update the PGMPhysRead,
111 * PGMPhysWrite, PGMPhysReadGCPtr and PGMPhysWriteGCPtr docs too.
112 */
113#ifdef IN_RING3
114# define PGM_HANDLER_VIRT_IS_VALID_STATUS(a_rcStrict, a_fWrite) \
115 ( (a_rcStrict) == VINF_SUCCESS \
116 || (a_rcStrict) == VINF_PGM_HANDLER_DO_DEFAULT)
117#elif defined(IN_RING0)
118# define PGM_HANDLER_VIRT_IS_VALID_STATUS(a_rcStrict, a_fWrite) \
119 (false /* no virtual handlers in ring-0! */ )
120#else
121# error "Context?"
122#endif
123
124
125
126/**
127 * Calculate the actual table size.
128 *
129 * The memory is layed out like this:
130 * - PGMPHYSHANDLERTREE (8 bytes)
131 * - Allocation bitmap (8-byte size align)
132 * - Slab of PGMPHYSHANDLER. Start is 64 byte aligned.
133 */
134uint32_t pgmHandlerPhysicalCalcTableSizes(uint32_t *pcEntries, uint32_t *pcbTreeAndBitmap)
135{
136 /*
137 * A minimum of 64 entries and a maximum of ~64K.
138 */
139 uint32_t cEntries = *pcEntries;
140 if (cEntries <= 64)
141 cEntries = 64;
142 else if (cEntries >= _64K)
143 cEntries = _64K;
144 else
145 cEntries = RT_ALIGN_32(cEntries, 16);
146
147 /*
148 * Do the initial calculation.
149 */
150 uint32_t cbBitmap = RT_ALIGN_32(cEntries, 64) / 8;
151 uint32_t cbTreeAndBitmap = RT_ALIGN_32(sizeof(PGMPHYSHANDLERTREE) + cbBitmap, 64);
152 uint32_t cbTable = cEntries * sizeof(PGMPHYSHANDLER);
153 uint32_t cbTotal = cbTreeAndBitmap + cbTable;
154
155 /*
156 * Align the total and try use up extra space from that.
157 */
158 uint32_t cbTotalAligned = RT_ALIGN_32(cbTotal, RT_MAX(HOST_PAGE_SIZE, _16K));
159 uint32_t cAvail = cbTotalAligned - cbTotal;
160 cAvail /= sizeof(PGMPHYSHANDLER);
161 if (cAvail >= 1)
162 for (;;)
163 {
164 cbBitmap = RT_ALIGN_32(cEntries, 64) / 8;
165 cbTreeAndBitmap = RT_ALIGN_32(sizeof(PGMPHYSHANDLERTREE) + cbBitmap, 64);
166 cbTable = cEntries * sizeof(PGMPHYSHANDLER);
167 cbTotal = cbTreeAndBitmap + cbTable;
168 if (cbTotal <= cbTotalAligned)
169 break;
170 cEntries--;
171 Assert(cEntries >= 16);
172 }
173
174 /*
175 * Return the result.
176 */
177 *pcbTreeAndBitmap = cbTreeAndBitmap;
178 *pcEntries = cEntries;
179 return cbTotalAligned;
180}
181
182
183/**
184 * Looks up a ROM range by its PGMROMRANGE::GCPhys value.
185 */
186DECLINLINE(PPGMROMRANGE) pgmPhysRomLookupByBase(PVMCC pVM, RTGCPHYS GCPhys)
187{
188 for (PPGMROMRANGE pRom = pVM->pgm.s.CTX_SUFF(pRomRanges); pRom; pRom = pRom->CTX_SUFF(pNext))
189 if (pRom->GCPhys == GCPhys)
190 return pRom;
191 return NULL;
192}
193
194#ifndef IN_RING3
195
196/**
197 * @callback_method_impl{FNPGMRZPHYSPFHANDLER,
198 * \#PF access handler callback for guest ROM range write access.}
199 *
200 * @remarks The @a uUser argument is the PGMROMRANGE::GCPhys value.
201 */
202DECLCALLBACK(VBOXSTRICTRC) pgmPhysRomWritePfHandler(PVMCC pVM, PVMCPUCC pVCpu, RTGCUINT uErrorCode, PCPUMCTX pCtx,
203 RTGCPTR pvFault, RTGCPHYS GCPhysFault, uint64_t uUser)
204
205{
206 PPGMROMRANGE const pRom = pgmPhysRomLookupByBase(pVM, uUser);
207 AssertReturn(pRom, VINF_EM_RAW_EMULATE_INSTR);
208 uint32_t const iPage = (GCPhysFault - pRom->GCPhys) >> GUEST_PAGE_SHIFT;
209 int rc;
210 RT_NOREF(uErrorCode, pvFault);
211
212 Assert(uErrorCode & X86_TRAP_PF_RW); /* This shall not be used for read access! */
213
214 Assert(iPage < (pRom->cb >> GUEST_PAGE_SHIFT));
215 switch (pRom->aPages[iPage].enmProt)
216 {
217 case PGMROMPROT_READ_ROM_WRITE_IGNORE:
218 case PGMROMPROT_READ_RAM_WRITE_IGNORE:
219 {
220 /*
221 * If it's a simple instruction which doesn't change the cpu state
222 * we will simply skip it. Otherwise we'll have to defer it to REM.
223 */
224 uint32_t cbOp;
225 PDISSTATE pDis = &pVCpu->pgm.s.Dis;
226 rc = EMInterpretDisasCurrent(pVCpu, pDis, &cbOp);
227 if ( RT_SUCCESS(rc)
228 && pDis->uCpuMode == DISCPUMODE_32BIT /** @todo why does this matter? */
229 && !(pDis->x86.fPrefix & (DISPREFIX_REPNE | DISPREFIX_REP | DISPREFIX_SEG)))
230 {
231 switch (pDis->x86.bOpCode)
232 {
233 /** @todo Find other instructions we can safely skip, possibly
234 * adding this kind of detection to DIS or EM. */
235 case OP_MOV:
236 pCtx->rip += cbOp;
237 STAM_COUNTER_INC(&pVCpu->pgm.s.Stats.StatRZGuestROMWriteHandled);
238 return VINF_SUCCESS;
239 }
240 }
241 break;
242 }
243
244 case PGMROMPROT_READ_RAM_WRITE_RAM:
245 pRom->aPages[iPage].LiveSave.fWrittenTo = true;
246 rc = PGMHandlerPhysicalPageTempOff(pVM, pRom->GCPhys, GCPhysFault & X86_PTE_PG_MASK);
247 AssertRC(rc);
248 break; /** @todo Must edit the shadow PT and restart the instruction, not use the interpreter! */
249
250 case PGMROMPROT_READ_ROM_WRITE_RAM:
251 /* Handle it in ring-3 because it's *way* easier there. */
252 pRom->aPages[iPage].LiveSave.fWrittenTo = true;
253 break;
254
255 default:
256 AssertMsgFailedReturn(("enmProt=%d iPage=%d GCPhysFault=%RGp\n",
257 pRom->aPages[iPage].enmProt, iPage, GCPhysFault),
258 VERR_IPE_NOT_REACHED_DEFAULT_CASE);
259 }
260
261 STAM_COUNTER_INC(&pVCpu->pgm.s.Stats.StatRZGuestROMWriteUnhandled);
262 return VINF_EM_RAW_EMULATE_INSTR;
263}
264
265#endif /* !IN_RING3 */
266
267
268/**
269 * @callback_method_impl{FNPGMPHYSHANDLER,
270 * Access handler callback for ROM write accesses.}
271 *
272 * @remarks The @a uUser argument is the PGMROMRANGE::GCPhys value.
273 */
274DECLCALLBACK(VBOXSTRICTRC)
275pgmPhysRomWriteHandler(PVMCC pVM, PVMCPUCC pVCpu, RTGCPHYS GCPhys, void *pvPhys, void *pvBuf, size_t cbBuf,
276 PGMACCESSTYPE enmAccessType, PGMACCESSORIGIN enmOrigin, uint64_t uUser)
277{
278 PPGMROMRANGE const pRom = pgmPhysRomLookupByBase(pVM, uUser);
279 AssertReturn(pRom, VERR_INTERNAL_ERROR_3);
280 uint32_t const iPage = (GCPhys - pRom->GCPhys) >> GUEST_PAGE_SHIFT;
281 Assert(iPage < (pRom->cb >> GUEST_PAGE_SHIFT));
282 PPGMROMPAGE const pRomPage = &pRom->aPages[iPage];
283
284 Log5(("pgmPhysRomWriteHandler: %d %c %#08RGp %#04zx\n", pRomPage->enmProt, enmAccessType == PGMACCESSTYPE_READ ? 'R' : 'W', GCPhys, cbBuf));
285 RT_NOREF(pVCpu, pvPhys, enmOrigin);
286
287 if (enmAccessType == PGMACCESSTYPE_READ)
288 {
289 switch (pRomPage->enmProt)
290 {
291 /*
292 * Take the default action.
293 */
294 case PGMROMPROT_READ_ROM_WRITE_IGNORE:
295 case PGMROMPROT_READ_RAM_WRITE_IGNORE:
296 case PGMROMPROT_READ_ROM_WRITE_RAM:
297 case PGMROMPROT_READ_RAM_WRITE_RAM:
298 return VINF_PGM_HANDLER_DO_DEFAULT;
299
300 default:
301 AssertMsgFailedReturn(("enmProt=%d iPage=%d GCPhys=%RGp\n",
302 pRom->aPages[iPage].enmProt, iPage, GCPhys),
303 VERR_IPE_NOT_REACHED_DEFAULT_CASE);
304 }
305 }
306 else
307 {
308 Assert(enmAccessType == PGMACCESSTYPE_WRITE);
309 switch (pRomPage->enmProt)
310 {
311 /*
312 * Ignore writes.
313 */
314 case PGMROMPROT_READ_ROM_WRITE_IGNORE:
315 case PGMROMPROT_READ_RAM_WRITE_IGNORE:
316 return VINF_SUCCESS;
317
318 /*
319 * Write to the RAM page.
320 */
321 case PGMROMPROT_READ_ROM_WRITE_RAM:
322 case PGMROMPROT_READ_RAM_WRITE_RAM: /* yes this will get here too, it's *way* simpler that way. */
323 {
324 /* This should be impossible now, pvPhys doesn't work cross page anylonger. */
325 Assert(((GCPhys - pRom->GCPhys + cbBuf - 1) >> GUEST_PAGE_SHIFT) == iPage);
326
327 /*
328 * Take the lock, do lazy allocation, map the page and copy the data.
329 *
330 * Note that we have to bypass the mapping TLB since it works on
331 * guest physical addresses and entering the shadow page would
332 * kind of screw things up...
333 */
334 PGM_LOCK_VOID(pVM);
335
336 PPGMPAGE pShadowPage = &pRomPage->Shadow;
337 if (!PGMROMPROT_IS_ROM(pRomPage->enmProt))
338 {
339 pShadowPage = pgmPhysGetPage(pVM, GCPhys);
340 AssertLogRelMsgReturnStmt(pShadowPage, ("%RGp\n", GCPhys), PGM_UNLOCK(pVM), VERR_PGM_PHYS_PAGE_GET_IPE);
341 }
342
343 void *pvDstPage;
344 int rc;
345#if defined(VBOX_WITH_PGM_NEM_MODE) && defined(IN_RING3)
346 if (PGM_IS_IN_NEM_MODE(pVM) && PGMROMPROT_IS_ROM(pRomPage->enmProt))
347 {
348 pvDstPage = &pRom->pbR3Alternate[GCPhys - pRom->GCPhys];
349 rc = VINF_SUCCESS;
350 }
351 else
352#endif
353 {
354 rc = pgmPhysPageMakeWritableAndMap(pVM, pShadowPage, GCPhys & X86_PTE_PG_MASK, &pvDstPage);
355 if (RT_SUCCESS(rc))
356 pvDstPage = (uint8_t *)pvDstPage + (GCPhys & GUEST_PAGE_OFFSET_MASK);
357 }
358 if (RT_SUCCESS(rc))
359 {
360 memcpy((uint8_t *)pvDstPage + (GCPhys & GUEST_PAGE_OFFSET_MASK), pvBuf, cbBuf);
361 pRomPage->LiveSave.fWrittenTo = true;
362
363 AssertMsg( rc == VINF_SUCCESS
364 || ( rc == VINF_PGM_SYNC_CR3
365 && VMCPU_FF_IS_ANY_SET(pVCpu, VMCPU_FF_PGM_SYNC_CR3 | VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL))
366 , ("%Rrc\n", rc));
367 rc = VINF_SUCCESS;
368 }
369
370 PGM_UNLOCK(pVM);
371 return rc;
372 }
373
374 default:
375 AssertMsgFailedReturn(("enmProt=%d iPage=%d GCPhys=%RGp\n",
376 pRom->aPages[iPage].enmProt, iPage, GCPhys),
377 VERR_IPE_NOT_REACHED_DEFAULT_CASE);
378 }
379 }
380}
381
382
383/**
384 * Common worker for pgmPhysMmio2WriteHandler and pgmPhysMmio2WritePfHandler.
385 */
386static VBOXSTRICTRC pgmPhysMmio2WriteHandlerCommon(PVMCC pVM, PVMCPUCC pVCpu, uint64_t hMmio2, RTGCPHYS GCPhys, RTGCPTR GCPtr)
387{
388 /*
389 * Get the MMIO2 range.
390 */
391 AssertReturn(hMmio2 < RT_ELEMENTS(pVM->pgm.s.apMmio2RangesR3), VERR_INTERNAL_ERROR_3);
392 AssertReturn(hMmio2 != 0, VERR_INTERNAL_ERROR_3);
393 PPGMREGMMIO2RANGE pMmio2 = pVM->pgm.s.CTX_SUFF(apMmio2Ranges)[hMmio2 - 1];
394 Assert(pMmio2->idMmio2 == hMmio2);
395 AssertReturn((pMmio2->fFlags & PGMREGMMIO2RANGE_F_TRACK_DIRTY_PAGES) == PGMREGMMIO2RANGE_F_TRACK_DIRTY_PAGES,
396 VERR_INTERNAL_ERROR_4);
397
398 /*
399 * Get the page and make sure it's an MMIO2 page.
400 */
401 PPGMPAGE pPage = pgmPhysGetPage(pVM, GCPhys);
402 AssertReturn(pPage, VINF_EM_RAW_EMULATE_INSTR);
403 AssertReturn(PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_MMIO2, VINF_EM_RAW_EMULATE_INSTR);
404
405 /*
406 * Set the dirty flag so we can avoid scanning all the pages when it isn't dirty.
407 * (The PGM_PAGE_HNDL_PHYS_STATE_DISABLED handler state indicates that a single
408 * page is dirty, saving the need for additional storage (bitmap).)
409 */
410 pMmio2->fFlags |= PGMREGMMIO2RANGE_F_IS_DIRTY;
411
412 /*
413 * Disable the handler for this page.
414 */
415 int rc = PGMHandlerPhysicalPageTempOff(pVM, pMmio2->RamRange.GCPhys, GCPhys & X86_PTE_PG_MASK);
416 AssertRC(rc);
417#ifndef IN_RING3
418 if (RT_SUCCESS(rc) && GCPtr != ~(RTGCPTR)0)
419 {
420 rc = PGMShwMakePageWritable(pVCpu, GCPtr, PGM_MK_PG_IS_MMIO2 | PGM_MK_PG_IS_WRITE_FAULT);
421 AssertMsgReturn(rc == VINF_SUCCESS || rc == VERR_PAGE_TABLE_NOT_PRESENT,
422 ("PGMShwModifyPage -> GCPtr=%RGv rc=%d\n", GCPtr, rc), rc);
423 }
424#else
425 RT_NOREF(pVCpu, GCPtr);
426#endif
427 return VINF_SUCCESS;
428}
429
430
431#ifndef IN_RING3
432/**
433 * @callback_method_impl{FNPGMRZPHYSPFHANDLER,
434 * \#PF access handler callback for guest MMIO2 dirty page tracing.}
435 *
436 * @remarks The @a uUser is the MMIO2 index.
437 */
438DECLCALLBACK(VBOXSTRICTRC) pgmPhysMmio2WritePfHandler(PVMCC pVM, PVMCPUCC pVCpu, RTGCUINT uErrorCode, PCPUMCTX pCtx,
439 RTGCPTR pvFault, RTGCPHYS GCPhysFault, uint64_t uUser)
440{
441 RT_NOREF(pVCpu, uErrorCode, pCtx);
442 VBOXSTRICTRC rcStrict = PGM_LOCK(pVM); /* We should already have it, but just make sure we do. */
443 if (RT_SUCCESS(rcStrict))
444 {
445 rcStrict = pgmPhysMmio2WriteHandlerCommon(pVM, pVCpu, uUser, GCPhysFault, pvFault);
446 PGM_UNLOCK(pVM);
447 }
448 return rcStrict;
449}
450#endif /* !IN_RING3 */
451
452
453/**
454 * @callback_method_impl{FNPGMPHYSHANDLER,
455 * Access handler callback for MMIO2 dirty page tracing.}
456 *
457 * @remarks The @a uUser is the MMIO2 index.
458 */
459DECLCALLBACK(VBOXSTRICTRC)
460pgmPhysMmio2WriteHandler(PVMCC pVM, PVMCPUCC pVCpu, RTGCPHYS GCPhys, void *pvPhys, void *pvBuf, size_t cbBuf,
461 PGMACCESSTYPE enmAccessType, PGMACCESSORIGIN enmOrigin, uint64_t uUser)
462{
463 VBOXSTRICTRC rcStrict = PGM_LOCK(pVM); /* We should already have it, but just make sure we do. */
464 if (RT_SUCCESS(rcStrict))
465 {
466 rcStrict = pgmPhysMmio2WriteHandlerCommon(pVM, pVCpu, uUser, GCPhys, ~(RTGCPTR)0);
467 PGM_UNLOCK(pVM);
468 if (rcStrict == VINF_SUCCESS)
469 rcStrict = VINF_PGM_HANDLER_DO_DEFAULT;
470 }
471 RT_NOREF(pvPhys, pvBuf, cbBuf, enmAccessType, enmOrigin);
472 return rcStrict;
473}
474
475
476/**
477 * Invalidates the RAM range TLBs.
478 *
479 * @param pVM The cross context VM structure.
480 */
481void pgmPhysInvalidRamRangeTlbs(PVMCC pVM)
482{
483 PGM_LOCK_VOID(pVM);
484 RT_ZERO(pVM->pgm.s.apRamRangesTlbR3);
485 RT_ZERO(pVM->pgm.s.apRamRangesTlbR0);
486 PGM_UNLOCK(pVM);
487}
488
489
490/**
491 * Tests if a value of type RTGCPHYS is negative if the type had been signed
492 * instead of unsigned.
493 *
494 * @returns @c true if negative, @c false if positive or zero.
495 * @param a_GCPhys The value to test.
496 * @todo Move me to iprt/types.h.
497 */
498#define RTGCPHYS_IS_NEGATIVE(a_GCPhys) ((a_GCPhys) & ((RTGCPHYS)1 << (sizeof(RTGCPHYS)*8 - 1)))
499
500
501/**
502 * Slow worker for pgmPhysGetRange.
503 *
504 * @copydoc pgmPhysGetRange
505 */
506PPGMRAMRANGE pgmPhysGetRangeSlow(PVM pVM, RTGCPHYS GCPhys)
507{
508 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,RamRangeTlbMisses));
509
510 PPGMRAMRANGE pRam = pVM->pgm.s.CTX_SUFF(pRamRangeTree);
511 while (pRam)
512 {
513 RTGCPHYS off = GCPhys - pRam->GCPhys;
514 if (off < pRam->cb)
515 {
516 pVM->pgm.s.CTX_SUFF(apRamRangesTlb)[PGM_RAMRANGE_TLB_IDX(GCPhys)] = pRam;
517 return pRam;
518 }
519 if (RTGCPHYS_IS_NEGATIVE(off))
520 pRam = pRam->CTX_SUFF(pLeft);
521 else
522 pRam = pRam->CTX_SUFF(pRight);
523 }
524 return NULL;
525}
526
527
528/**
529 * Slow worker for pgmPhysGetRangeAtOrAbove.
530 *
531 * @copydoc pgmPhysGetRangeAtOrAbove
532 */
533PPGMRAMRANGE pgmPhysGetRangeAtOrAboveSlow(PVM pVM, RTGCPHYS GCPhys)
534{
535 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,RamRangeTlbMisses));
536
537 PPGMRAMRANGE pLastLeft = NULL;
538 PPGMRAMRANGE pRam = pVM->pgm.s.CTX_SUFF(pRamRangeTree);
539 while (pRam)
540 {
541 RTGCPHYS off = GCPhys - pRam->GCPhys;
542 if (off < pRam->cb)
543 {
544 pVM->pgm.s.CTX_SUFF(apRamRangesTlb)[PGM_RAMRANGE_TLB_IDX(GCPhys)] = pRam;
545 return pRam;
546 }
547 if (RTGCPHYS_IS_NEGATIVE(off))
548 {
549 pLastLeft = pRam;
550 pRam = pRam->CTX_SUFF(pLeft);
551 }
552 else
553 pRam = pRam->CTX_SUFF(pRight);
554 }
555 return pLastLeft;
556}
557
558
559/**
560 * Slow worker for pgmPhysGetPage.
561 *
562 * @copydoc pgmPhysGetPage
563 */
564PPGMPAGE pgmPhysGetPageSlow(PVM pVM, RTGCPHYS GCPhys)
565{
566 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,RamRangeTlbMisses));
567
568 PPGMRAMRANGE pRam = pVM->pgm.s.CTX_SUFF(pRamRangeTree);
569 while (pRam)
570 {
571 RTGCPHYS off = GCPhys - pRam->GCPhys;
572 if (off < pRam->cb)
573 {
574 pVM->pgm.s.CTX_SUFF(apRamRangesTlb)[PGM_RAMRANGE_TLB_IDX(GCPhys)] = pRam;
575 return &pRam->aPages[off >> GUEST_PAGE_SHIFT];
576 }
577
578 if (RTGCPHYS_IS_NEGATIVE(off))
579 pRam = pRam->CTX_SUFF(pLeft);
580 else
581 pRam = pRam->CTX_SUFF(pRight);
582 }
583 return NULL;
584}
585
586
587/**
588 * Slow worker for pgmPhysGetPageEx.
589 *
590 * @copydoc pgmPhysGetPageEx
591 */
592int pgmPhysGetPageExSlow(PVM pVM, RTGCPHYS GCPhys, PPPGMPAGE ppPage)
593{
594 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,RamRangeTlbMisses));
595
596 PPGMRAMRANGE pRam = pVM->pgm.s.CTX_SUFF(pRamRangeTree);
597 while (pRam)
598 {
599 RTGCPHYS off = GCPhys - pRam->GCPhys;
600 if (off < pRam->cb)
601 {
602 pVM->pgm.s.CTX_SUFF(apRamRangesTlb)[PGM_RAMRANGE_TLB_IDX(GCPhys)] = pRam;
603 *ppPage = &pRam->aPages[off >> GUEST_PAGE_SHIFT];
604 return VINF_SUCCESS;
605 }
606
607 if (RTGCPHYS_IS_NEGATIVE(off))
608 pRam = pRam->CTX_SUFF(pLeft);
609 else
610 pRam = pRam->CTX_SUFF(pRight);
611 }
612
613 *ppPage = NULL;
614 return VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS;
615}
616
617
618/**
619 * Slow worker for pgmPhysGetPageAndRangeEx.
620 *
621 * @copydoc pgmPhysGetPageAndRangeEx
622 */
623int pgmPhysGetPageAndRangeExSlow(PVM pVM, RTGCPHYS GCPhys, PPPGMPAGE ppPage, PPGMRAMRANGE *ppRam)
624{
625 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,RamRangeTlbMisses));
626
627 PPGMRAMRANGE pRam = pVM->pgm.s.CTX_SUFF(pRamRangeTree);
628 while (pRam)
629 {
630 RTGCPHYS off = GCPhys - pRam->GCPhys;
631 if (off < pRam->cb)
632 {
633 pVM->pgm.s.CTX_SUFF(apRamRangesTlb)[PGM_RAMRANGE_TLB_IDX(GCPhys)] = pRam;
634 *ppRam = pRam;
635 *ppPage = &pRam->aPages[off >> GUEST_PAGE_SHIFT];
636 return VINF_SUCCESS;
637 }
638
639 if (RTGCPHYS_IS_NEGATIVE(off))
640 pRam = pRam->CTX_SUFF(pLeft);
641 else
642 pRam = pRam->CTX_SUFF(pRight);
643 }
644
645 *ppRam = NULL;
646 *ppPage = NULL;
647 return VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS;
648}
649
650
651/**
652 * Checks if Address Gate 20 is enabled or not.
653 *
654 * @returns true if enabled.
655 * @returns false if disabled.
656 * @param pVCpu The cross context virtual CPU structure.
657 */
658VMMDECL(bool) PGMPhysIsA20Enabled(PVMCPU pVCpu)
659{
660 /* Must check that pVCpu isn't NULL here because PDM device helper are a little lazy. */
661 LogFlow(("PGMPhysIsA20Enabled %d\n", pVCpu && pVCpu->pgm.s.fA20Enabled));
662 return pVCpu && pVCpu->pgm.s.fA20Enabled;
663}
664
665
666/**
667 * Validates a GC physical address.
668 *
669 * @returns true if valid.
670 * @returns false if invalid.
671 * @param pVM The cross context VM structure.
672 * @param GCPhys The physical address to validate.
673 */
674VMMDECL(bool) PGMPhysIsGCPhysValid(PVMCC pVM, RTGCPHYS GCPhys)
675{
676 PPGMPAGE pPage = pgmPhysGetPage(pVM, GCPhys);
677 return pPage != NULL;
678}
679
680
681/**
682 * Checks if a GC physical address is a normal page,
683 * i.e. not ROM, MMIO or reserved.
684 *
685 * @returns true if normal.
686 * @returns false if invalid, ROM, MMIO or reserved page.
687 * @param pVM The cross context VM structure.
688 * @param GCPhys The physical address to check.
689 */
690VMMDECL(bool) PGMPhysIsGCPhysNormal(PVMCC pVM, RTGCPHYS GCPhys)
691{
692 PPGMPAGE pPage = pgmPhysGetPage(pVM, GCPhys);
693 return pPage
694 && PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_RAM;
695}
696
697
698/**
699 * Converts a GC physical address to a HC physical address.
700 *
701 * @returns VINF_SUCCESS on success.
702 * @returns VERR_PGM_PHYS_PAGE_RESERVED it it's a valid GC physical
703 * page but has no physical backing.
704 * @returns VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid
705 * GC physical address.
706 *
707 * @param pVM The cross context VM structure.
708 * @param GCPhys The GC physical address to convert.
709 * @param pHCPhys Where to store the HC physical address on success.
710 */
711VMM_INT_DECL(int) PGMPhysGCPhys2HCPhys(PVMCC pVM, RTGCPHYS GCPhys, PRTHCPHYS pHCPhys)
712{
713 PGM_LOCK_VOID(pVM);
714 PPGMPAGE pPage;
715 int rc = pgmPhysGetPageEx(pVM, GCPhys, &pPage);
716 if (RT_SUCCESS(rc))
717 *pHCPhys = PGM_PAGE_GET_HCPHYS(pPage) | (GCPhys & GUEST_PAGE_OFFSET_MASK);
718 PGM_UNLOCK(pVM);
719 return rc;
720}
721
722
723/**
724 * Invalidates all page mapping TLBs.
725 *
726 * @param pVM The cross context VM structure.
727 */
728void pgmPhysInvalidatePageMapTLB(PVMCC pVM)
729{
730 PGM_LOCK_VOID(pVM);
731 STAM_COUNTER_INC(&pVM->pgm.s.Stats.StatPageMapTlbFlushes);
732
733 /* Clear the R3 & R0 TLBs completely. */
734 for (unsigned i = 0; i < RT_ELEMENTS(pVM->pgm.s.PhysTlbR0.aEntries); i++)
735 {
736 pVM->pgm.s.PhysTlbR0.aEntries[i].GCPhys = NIL_RTGCPHYS;
737 pVM->pgm.s.PhysTlbR0.aEntries[i].pPage = 0;
738 pVM->pgm.s.PhysTlbR0.aEntries[i].pv = 0;
739 }
740
741 for (unsigned i = 0; i < RT_ELEMENTS(pVM->pgm.s.PhysTlbR3.aEntries); i++)
742 {
743 pVM->pgm.s.PhysTlbR3.aEntries[i].GCPhys = NIL_RTGCPHYS;
744 pVM->pgm.s.PhysTlbR3.aEntries[i].pPage = 0;
745 pVM->pgm.s.PhysTlbR3.aEntries[i].pMap = 0;
746 pVM->pgm.s.PhysTlbR3.aEntries[i].pv = 0;
747 }
748
749 IEMTlbInvalidateAllPhysicalAllCpus(pVM, NIL_VMCPUID, IEMTLBPHYSFLUSHREASON_MISC);
750 PGM_UNLOCK(pVM);
751}
752
753
754/**
755 * Invalidates a page mapping TLB entry
756 *
757 * @param pVM The cross context VM structure.
758 * @param GCPhys GCPhys entry to flush
759 *
760 * @note Caller is responsible for calling IEMTlbInvalidateAllPhysicalAllCpus
761 * when needed.
762 */
763void pgmPhysInvalidatePageMapTLBEntry(PVMCC pVM, RTGCPHYS GCPhys)
764{
765 PGM_LOCK_ASSERT_OWNER(pVM);
766
767 STAM_COUNTER_INC(&pVM->pgm.s.Stats.StatPageMapTlbFlushEntry);
768
769 unsigned const idx = PGM_PAGER3MAPTLB_IDX(GCPhys);
770
771 pVM->pgm.s.PhysTlbR0.aEntries[idx].GCPhys = NIL_RTGCPHYS;
772 pVM->pgm.s.PhysTlbR0.aEntries[idx].pPage = 0;
773 pVM->pgm.s.PhysTlbR0.aEntries[idx].pv = 0;
774
775 pVM->pgm.s.PhysTlbR3.aEntries[idx].GCPhys = NIL_RTGCPHYS;
776 pVM->pgm.s.PhysTlbR3.aEntries[idx].pPage = 0;
777 pVM->pgm.s.PhysTlbR3.aEntries[idx].pMap = 0;
778 pVM->pgm.s.PhysTlbR3.aEntries[idx].pv = 0;
779}
780
781
782/**
783 * Makes sure that there is at least one handy page ready for use.
784 *
785 * This will also take the appropriate actions when reaching water-marks.
786 *
787 * @returns VBox status code.
788 * @retval VINF_SUCCESS on success.
789 * @retval VERR_EM_NO_MEMORY if we're really out of memory.
790 *
791 * @param pVM The cross context VM structure.
792 *
793 * @remarks Must be called from within the PGM critical section. It may
794 * nip back to ring-3/0 in some cases.
795 */
796static int pgmPhysEnsureHandyPage(PVMCC pVM)
797{
798 AssertMsg(pVM->pgm.s.cHandyPages <= RT_ELEMENTS(pVM->pgm.s.aHandyPages), ("%d\n", pVM->pgm.s.cHandyPages));
799
800 /*
801 * Do we need to do anything special?
802 */
803#ifdef IN_RING3
804 if (pVM->pgm.s.cHandyPages <= RT_MAX(PGM_HANDY_PAGES_SET_FF, PGM_HANDY_PAGES_R3_ALLOC))
805#else
806 if (pVM->pgm.s.cHandyPages <= RT_MAX(PGM_HANDY_PAGES_SET_FF, PGM_HANDY_PAGES_RZ_TO_R3))
807#endif
808 {
809 /*
810 * Allocate pages only if we're out of them, or in ring-3, almost out.
811 */
812#ifdef IN_RING3
813 if (pVM->pgm.s.cHandyPages <= PGM_HANDY_PAGES_R3_ALLOC)
814#else
815 if (pVM->pgm.s.cHandyPages <= PGM_HANDY_PAGES_RZ_ALLOC)
816#endif
817 {
818 Log(("PGM: cHandyPages=%u out of %u -> allocate more; VM_FF_PGM_NO_MEMORY=%RTbool\n",
819 pVM->pgm.s.cHandyPages, RT_ELEMENTS(pVM->pgm.s.aHandyPages), VM_FF_IS_SET(pVM, VM_FF_PGM_NO_MEMORY) ));
820#ifdef IN_RING3
821 int rc = PGMR3PhysAllocateHandyPages(pVM);
822#else
823 int rc = pgmR0PhysAllocateHandyPages(pVM, VMMGetCpuId(pVM), false /*fRing3*/);
824#endif
825 if (RT_UNLIKELY(rc != VINF_SUCCESS))
826 {
827 if (RT_FAILURE(rc))
828 return rc;
829 AssertMsgReturn(rc == VINF_EM_NO_MEMORY, ("%Rrc\n", rc), VERR_IPE_UNEXPECTED_INFO_STATUS);
830 if (!pVM->pgm.s.cHandyPages)
831 {
832 LogRel(("PGM: no more handy pages!\n"));
833 return VERR_EM_NO_MEMORY;
834 }
835 Assert(VM_FF_IS_SET(pVM, VM_FF_PGM_NEED_HANDY_PAGES));
836 Assert(VM_FF_IS_SET(pVM, VM_FF_PGM_NO_MEMORY));
837#ifndef IN_RING3
838 VMCPU_FF_SET(VMMGetCpu(pVM), VMCPU_FF_TO_R3); /* paranoia */
839#endif
840 }
841 AssertMsgReturn( pVM->pgm.s.cHandyPages > 0
842 && pVM->pgm.s.cHandyPages <= RT_ELEMENTS(pVM->pgm.s.aHandyPages),
843 ("%u\n", pVM->pgm.s.cHandyPages),
844 VERR_PGM_HANDY_PAGE_IPE);
845 }
846 else
847 {
848 if (pVM->pgm.s.cHandyPages <= PGM_HANDY_PAGES_SET_FF)
849 VM_FF_SET(pVM, VM_FF_PGM_NEED_HANDY_PAGES);
850#ifndef IN_RING3
851 if (pVM->pgm.s.cHandyPages <= PGM_HANDY_PAGES_RZ_TO_R3)
852 {
853 Log(("PGM: VM_FF_TO_R3 - cHandyPages=%u out of %u\n", pVM->pgm.s.cHandyPages, RT_ELEMENTS(pVM->pgm.s.aHandyPages)));
854 VMCPU_FF_SET(VMMGetCpu(pVM), VMCPU_FF_TO_R3);
855 }
856#endif
857 }
858 }
859
860 return VINF_SUCCESS;
861}
862
863
864/**
865 * Replace a zero or shared page with new page that we can write to.
866 *
867 * @returns The following VBox status codes.
868 * @retval VINF_SUCCESS on success, pPage is modified.
869 * @retval VINF_PGM_SYNC_CR3 on success and a page pool flush is pending.
870 * @retval VERR_EM_NO_MEMORY if we're totally out of memory.
871 *
872 * @todo Propagate VERR_EM_NO_MEMORY up the call tree.
873 *
874 * @param pVM The cross context VM structure.
875 * @param pPage The physical page tracking structure. This will
876 * be modified on success.
877 * @param GCPhys The address of the page.
878 *
879 * @remarks Must be called from within the PGM critical section. It may
880 * nip back to ring-3/0 in some cases.
881 *
882 * @remarks This function shouldn't really fail, however if it does
883 * it probably means we've screwed up the size of handy pages and/or
884 * the low-water mark. Or, that some device I/O is causing a lot of
885 * pages to be allocated while while the host is in a low-memory
886 * condition. This latter should be handled elsewhere and in a more
887 * controlled manner, it's on the @bugref{3170} todo list...
888 */
889int pgmPhysAllocPage(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys)
890{
891 LogFlow(("pgmPhysAllocPage: %R[pgmpage] %RGp\n", pPage, GCPhys));
892
893 /*
894 * Prereqs.
895 */
896 PGM_LOCK_ASSERT_OWNER(pVM);
897 AssertMsg(PGM_PAGE_IS_ZERO(pPage) || PGM_PAGE_IS_SHARED(pPage), ("%R[pgmpage] %RGp\n", pPage, GCPhys));
898 Assert(!PGM_PAGE_IS_MMIO_OR_ALIAS(pPage));
899
900# ifdef PGM_WITH_LARGE_PAGES
901 /*
902 * Try allocate a large page if applicable.
903 */
904 if ( PGMIsUsingLargePages(pVM)
905 && PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_RAM
906 && !VM_IS_NEM_ENABLED(pVM)) /** @todo NEM: Implement large pages support. */
907 {
908 RTGCPHYS GCPhysBase = GCPhys & X86_PDE2M_PAE_PG_MASK;
909 PPGMPAGE pBasePage;
910
911 int rc = pgmPhysGetPageEx(pVM, GCPhysBase, &pBasePage);
912 AssertRCReturn(rc, rc); /* paranoia; can't happen. */
913 if (PGM_PAGE_GET_PDE_TYPE(pBasePage) == PGM_PAGE_PDE_TYPE_DONTCARE)
914 {
915 rc = pgmPhysAllocLargePage(pVM, GCPhys);
916 if (rc == VINF_SUCCESS)
917 return rc;
918 }
919 /* Mark the base as type page table, so we don't check over and over again. */
920 PGM_PAGE_SET_PDE_TYPE(pVM, pBasePage, PGM_PAGE_PDE_TYPE_PT);
921
922 /* fall back to 4KB pages. */
923 }
924# endif
925
926 /*
927 * Flush any shadow page table mappings of the page.
928 * When VBOX_WITH_NEW_LAZY_PAGE_ALLOC isn't defined, there shouldn't be any.
929 */
930 bool fFlushTLBs = false;
931 int rc = pgmPoolTrackUpdateGCPhys(pVM, GCPhys, pPage, true /*fFlushTLBs*/, &fFlushTLBs);
932 AssertMsgReturn(rc == VINF_SUCCESS || rc == VINF_PGM_SYNC_CR3, ("%Rrc\n", rc), RT_FAILURE(rc) ? rc : VERR_IPE_UNEXPECTED_STATUS);
933
934 /*
935 * Ensure that we've got a page handy, take it and use it.
936 */
937 int rc2 = pgmPhysEnsureHandyPage(pVM);
938 if (RT_FAILURE(rc2))
939 {
940 if (fFlushTLBs)
941 PGM_INVL_ALL_VCPU_TLBS(pVM);
942 Assert(rc2 == VERR_EM_NO_MEMORY);
943 return rc2;
944 }
945 /* re-assert preconditions since pgmPhysEnsureHandyPage may do a context switch. */
946 PGM_LOCK_ASSERT_OWNER(pVM);
947 AssertMsg(PGM_PAGE_IS_ZERO(pPage) || PGM_PAGE_IS_SHARED(pPage), ("%R[pgmpage] %RGp\n", pPage, GCPhys));
948 Assert(!PGM_PAGE_IS_MMIO_OR_ALIAS(pPage));
949
950 uint32_t iHandyPage = --pVM->pgm.s.cHandyPages;
951 AssertMsg(iHandyPage < RT_ELEMENTS(pVM->pgm.s.aHandyPages), ("%d\n", iHandyPage));
952 Assert(pVM->pgm.s.aHandyPages[iHandyPage].HCPhysGCPhys != NIL_GMMPAGEDESC_PHYS);
953 Assert(!(pVM->pgm.s.aHandyPages[iHandyPage].HCPhysGCPhys & ~X86_PTE_PAE_PG_MASK));
954 Assert(pVM->pgm.s.aHandyPages[iHandyPage].idPage != NIL_GMM_PAGEID);
955 Assert(pVM->pgm.s.aHandyPages[iHandyPage].idSharedPage == NIL_GMM_PAGEID);
956
957 /*
958 * There are one or two action to be taken the next time we allocate handy pages:
959 * - Tell the GMM (global memory manager) what the page is being used for.
960 * (Speeds up replacement operations - sharing and defragmenting.)
961 * - If the current backing is shared, it must be freed.
962 */
963 const RTHCPHYS HCPhys = pVM->pgm.s.aHandyPages[iHandyPage].HCPhysGCPhys;
964 pVM->pgm.s.aHandyPages[iHandyPage].HCPhysGCPhys = GCPhys & ~(RTGCPHYS)GUEST_PAGE_OFFSET_MASK;
965
966 void const *pvSharedPage = NULL;
967 if (!PGM_PAGE_IS_SHARED(pPage))
968 {
969 Log2(("PGM: Replaced zero page %RGp with %#x / %RHp\n", GCPhys, pVM->pgm.s.aHandyPages[iHandyPage].idPage, HCPhys));
970 STAM_COUNTER_INC(&pVM->pgm.s.Stats.StatRZPageReplaceZero);
971 pVM->pgm.s.cZeroPages--;
972 }
973 else
974 {
975 /* Mark this shared page for freeing/dereferencing. */
976 pVM->pgm.s.aHandyPages[iHandyPage].idSharedPage = PGM_PAGE_GET_PAGEID(pPage);
977 Assert(PGM_PAGE_GET_PAGEID(pPage) != NIL_GMM_PAGEID);
978
979 Log(("PGM: Replaced shared page %#x at %RGp with %#x / %RHp\n", PGM_PAGE_GET_PAGEID(pPage),
980 GCPhys, pVM->pgm.s.aHandyPages[iHandyPage].idPage, HCPhys));
981 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PageReplaceShared));
982 pVM->pgm.s.cSharedPages--;
983
984 /* Grab the address of the page so we can make a copy later on. (safe) */
985 rc = pgmPhysPageMapReadOnly(pVM, pPage, GCPhys, &pvSharedPage);
986 AssertRC(rc);
987 }
988
989 /*
990 * Do the PGMPAGE modifications.
991 */
992 pVM->pgm.s.cPrivatePages++;
993 PGM_PAGE_SET_HCPHYS(pVM, pPage, HCPhys);
994 PGM_PAGE_SET_PAGEID(pVM, pPage, pVM->pgm.s.aHandyPages[iHandyPage].idPage);
995 PGM_PAGE_SET_STATE(pVM, pPage, PGM_PAGE_STATE_ALLOCATED);
996 PGM_PAGE_SET_PDE_TYPE(pVM, pPage, PGM_PAGE_PDE_TYPE_PT);
997 pgmPhysInvalidatePageMapTLBEntry(pVM, GCPhys);
998 IEMTlbInvalidateAllPhysicalAllCpus(pVM, NIL_VMCPUID,
999 !pvSharedPage
1000 ? IEMTLBPHYSFLUSHREASON_ALLOCATED : IEMTLBPHYSFLUSHREASON_ALLOCATED_FROM_SHARED);
1001
1002 /* Copy the shared page contents to the replacement page. */
1003 if (!pvSharedPage)
1004 { /* likely */ }
1005 else
1006 {
1007 /* Get the virtual address of the new page. */
1008 PGMPAGEMAPLOCK PgMpLck;
1009 void *pvNewPage;
1010 rc = pgmPhysGCPhys2CCPtrInternal(pVM, pPage, GCPhys, &pvNewPage, &PgMpLck); AssertRC(rc);
1011 if (RT_SUCCESS(rc))
1012 {
1013 memcpy(pvNewPage, pvSharedPage, GUEST_PAGE_SIZE); /** @todo todo write ASMMemCopyPage */
1014 pgmPhysReleaseInternalPageMappingLock(pVM, &PgMpLck);
1015 }
1016 }
1017
1018 if ( fFlushTLBs
1019 && rc != VINF_PGM_GCPHYS_ALIASED)
1020 PGM_INVL_ALL_VCPU_TLBS(pVM);
1021
1022 /*
1023 * Notify NEM about the mapping change for this page.
1024 *
1025 * Note! Shadow ROM pages are complicated as they can definitely be
1026 * allocated while not visible, so play safe.
1027 */
1028 if (VM_IS_NEM_ENABLED(pVM))
1029 {
1030 PGMPAGETYPE enmType = (PGMPAGETYPE)PGM_PAGE_GET_TYPE(pPage);
1031 if ( enmType != PGMPAGETYPE_ROM_SHADOW
1032 || pgmPhysGetPage(pVM, GCPhys) == pPage)
1033 {
1034 uint8_t u2State = PGM_PAGE_GET_NEM_STATE(pPage);
1035 rc2 = NEMHCNotifyPhysPageAllocated(pVM, GCPhys & ~(RTGCPHYS)X86_PAGE_OFFSET_MASK, HCPhys,
1036 pgmPhysPageCalcNemProtection(pPage, enmType), enmType, &u2State);
1037 if (RT_SUCCESS(rc))
1038 PGM_PAGE_SET_NEM_STATE(pPage, u2State);
1039 else
1040 rc = rc2;
1041 }
1042 }
1043
1044 return rc;
1045}
1046
1047#ifdef PGM_WITH_LARGE_PAGES
1048
1049/**
1050 * Replace a 2 MB range of zero pages with new pages that we can write to.
1051 *
1052 * @returns The following VBox status codes.
1053 * @retval VINF_SUCCESS on success, pPage is modified.
1054 * @retval VINF_PGM_SYNC_CR3 on success and a page pool flush is pending.
1055 * @retval VERR_EM_NO_MEMORY if we're totally out of memory.
1056 *
1057 * @todo Propagate VERR_EM_NO_MEMORY up the call tree.
1058 *
1059 * @param pVM The cross context VM structure.
1060 * @param GCPhys The address of the page.
1061 *
1062 * @remarks Must be called from within the PGM critical section. It may block
1063 * on GMM and host mutexes/locks, leaving HM context.
1064 */
1065int pgmPhysAllocLargePage(PVMCC pVM, RTGCPHYS GCPhys)
1066{
1067 RTGCPHYS GCPhysBase = GCPhys & X86_PDE2M_PAE_PG_MASK;
1068 LogFlow(("pgmPhysAllocLargePage: %RGp base %RGp\n", GCPhys, GCPhysBase));
1069 Assert(!VM_IS_NEM_ENABLED(pVM)); /** @todo NEM: Large page support. */
1070
1071 /*
1072 * Check Prereqs.
1073 */
1074 PGM_LOCK_ASSERT_OWNER(pVM);
1075 Assert(PGMIsUsingLargePages(pVM));
1076
1077 /*
1078 * All the pages must be unallocated RAM pages, i.e. mapping the ZERO page.
1079 */
1080 PPGMPAGE pFirstPage;
1081 int rc = pgmPhysGetPageEx(pVM, GCPhysBase, &pFirstPage);
1082 if ( RT_SUCCESS(rc)
1083 && PGM_PAGE_GET_TYPE(pFirstPage) == PGMPAGETYPE_RAM
1084 && PGM_PAGE_GET_STATE(pFirstPage) == PGM_PAGE_STATE_ZERO)
1085 {
1086 /*
1087 * Further they should have PDE type set to PGM_PAGE_PDE_TYPE_DONTCARE,
1088 * since they are unallocated.
1089 */
1090 unsigned uPDEType = PGM_PAGE_GET_PDE_TYPE(pFirstPage);
1091 Assert(uPDEType != PGM_PAGE_PDE_TYPE_PDE);
1092 if (uPDEType == PGM_PAGE_PDE_TYPE_DONTCARE)
1093 {
1094 /*
1095 * Now, make sure all the other pages in the 2 MB is in the same state.
1096 */
1097 GCPhys = GCPhysBase;
1098 unsigned cLeft = _2M / GUEST_PAGE_SIZE;
1099 while (cLeft-- > 0)
1100 {
1101 PPGMPAGE pSubPage = pgmPhysGetPage(pVM, GCPhys);
1102 if ( pSubPage
1103 && PGM_PAGE_GET_TYPE(pSubPage) == PGMPAGETYPE_RAM /* Anything other than ram implies monitoring. */
1104 && PGM_PAGE_GET_STATE(pSubPage) == PGM_PAGE_STATE_ZERO) /* Allocated, monitored or shared means we can't use a large page here */
1105 {
1106 Assert(PGM_PAGE_GET_PDE_TYPE(pSubPage) == PGM_PAGE_PDE_TYPE_DONTCARE);
1107 GCPhys += GUEST_PAGE_SIZE;
1108 }
1109 else
1110 {
1111 LogFlow(("pgmPhysAllocLargePage: Found page %RGp with wrong attributes (type=%d; state=%d); cancel check.\n",
1112 GCPhys, pSubPage ? PGM_PAGE_GET_TYPE(pSubPage) : -1, pSubPage ? PGM_PAGE_GET_STATE(pSubPage) : -1));
1113
1114 /* Failed. Mark as requiring a PT so we don't check the whole thing again in the future. */
1115 STAM_REL_COUNTER_INC(&pVM->pgm.s.StatLargePageRefused);
1116 PGM_PAGE_SET_PDE_TYPE(pVM, pFirstPage, PGM_PAGE_PDE_TYPE_PT);
1117 return VERR_PGM_INVALID_LARGE_PAGE_RANGE;
1118 }
1119 }
1120
1121 /*
1122 * Do the allocation.
1123 */
1124# ifdef IN_RING3
1125 rc = VMMR3CallR0(pVM, VMMR0_DO_PGM_ALLOCATE_LARGE_PAGE, GCPhysBase, NULL);
1126# elif defined(IN_RING0)
1127 rc = pgmR0PhysAllocateLargePage(pVM, VMMGetCpuId(pVM), GCPhysBase);
1128# else
1129# error "Port me"
1130# endif
1131 if (RT_SUCCESS(rc))
1132 {
1133 Assert(PGM_PAGE_GET_STATE(pFirstPage) == PGM_PAGE_STATE_ALLOCATED);
1134 pVM->pgm.s.cLargePages++;
1135 return VINF_SUCCESS;
1136 }
1137
1138 /* If we fail once, it most likely means the host's memory is too
1139 fragmented; don't bother trying again. */
1140 LogFlow(("pgmPhysAllocLargePage failed with %Rrc\n", rc));
1141 return rc;
1142 }
1143 }
1144 return VERR_PGM_INVALID_LARGE_PAGE_RANGE;
1145}
1146
1147
1148/**
1149 * Recheck the entire 2 MB range to see if we can use it again as a large page.
1150 *
1151 * @returns The following VBox status codes.
1152 * @retval VINF_SUCCESS on success, the large page can be used again
1153 * @retval VERR_PGM_INVALID_LARGE_PAGE_RANGE if it can't be reused
1154 *
1155 * @param pVM The cross context VM structure.
1156 * @param GCPhys The address of the page.
1157 * @param pLargePage Page structure of the base page
1158 */
1159int pgmPhysRecheckLargePage(PVMCC pVM, RTGCPHYS GCPhys, PPGMPAGE pLargePage)
1160{
1161 STAM_REL_COUNTER_INC(&pVM->pgm.s.StatLargePageRecheck);
1162
1163 Assert(!VM_IS_NEM_ENABLED(pVM)); /** @todo NEM: Large page support. */
1164
1165 AssertCompile(X86_PDE2M_PAE_PG_MASK == EPT_PDE2M_PG_MASK); /* Paranoia: Caller uses this for guest EPT tables as well. */
1166 GCPhys &= X86_PDE2M_PAE_PG_MASK;
1167
1168 /* Check the base page. */
1169 Assert(PGM_PAGE_GET_PDE_TYPE(pLargePage) == PGM_PAGE_PDE_TYPE_PDE_DISABLED);
1170 if ( PGM_PAGE_GET_STATE(pLargePage) != PGM_PAGE_STATE_ALLOCATED
1171 || PGM_PAGE_GET_TYPE(pLargePage) != PGMPAGETYPE_RAM
1172 || PGM_PAGE_GET_HNDL_PHYS_STATE(pLargePage) != PGM_PAGE_HNDL_PHYS_STATE_NONE)
1173 {
1174 LogFlow(("pgmPhysRecheckLargePage: checks failed for base page %x %x %x\n", PGM_PAGE_GET_STATE(pLargePage), PGM_PAGE_GET_TYPE(pLargePage), PGM_PAGE_GET_HNDL_PHYS_STATE(pLargePage)));
1175 return VERR_PGM_INVALID_LARGE_PAGE_RANGE;
1176 }
1177
1178 STAM_PROFILE_START(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,IsValidLargePage), a);
1179 /* Check all remaining pages in the 2 MB range. */
1180 unsigned i;
1181 GCPhys += GUEST_PAGE_SIZE;
1182 for (i = 1; i < _2M / GUEST_PAGE_SIZE; i++)
1183 {
1184 PPGMPAGE pPage;
1185 int rc = pgmPhysGetPageEx(pVM, GCPhys, &pPage);
1186 AssertRCBreak(rc);
1187
1188 if ( PGM_PAGE_GET_STATE(pPage) != PGM_PAGE_STATE_ALLOCATED
1189 || PGM_PAGE_GET_PDE_TYPE(pPage) != PGM_PAGE_PDE_TYPE_PDE
1190 || PGM_PAGE_GET_TYPE(pPage) != PGMPAGETYPE_RAM
1191 || PGM_PAGE_GET_HNDL_PHYS_STATE(pPage) != PGM_PAGE_HNDL_PHYS_STATE_NONE)
1192 {
1193 LogFlow(("pgmPhysRecheckLargePage: checks failed for page %d; %x %x %x\n", i, PGM_PAGE_GET_STATE(pPage), PGM_PAGE_GET_TYPE(pPage), PGM_PAGE_GET_HNDL_PHYS_STATE(pPage)));
1194 break;
1195 }
1196
1197 GCPhys += GUEST_PAGE_SIZE;
1198 }
1199 STAM_PROFILE_STOP(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,IsValidLargePage), a);
1200
1201 if (i == _2M / GUEST_PAGE_SIZE)
1202 {
1203 PGM_PAGE_SET_PDE_TYPE(pVM, pLargePage, PGM_PAGE_PDE_TYPE_PDE);
1204 pVM->pgm.s.cLargePagesDisabled--;
1205 Log(("pgmPhysRecheckLargePage: page %RGp can be reused!\n", GCPhys - _2M));
1206 return VINF_SUCCESS;
1207 }
1208
1209 return VERR_PGM_INVALID_LARGE_PAGE_RANGE;
1210}
1211
1212#endif /* PGM_WITH_LARGE_PAGES */
1213
1214
1215/**
1216 * Deal with a write monitored page.
1217 *
1218 * @param pVM The cross context VM structure.
1219 * @param pPage The physical page tracking structure.
1220 * @param GCPhys The guest physical address of the page.
1221 * PGMPhysReleasePageMappingLock() passes NIL_RTGCPHYS in a
1222 * very unlikely situation where it is okay that we let NEM
1223 * fix the page access in a lazy fasion.
1224 *
1225 * @remarks Called from within the PGM critical section.
1226 */
1227void pgmPhysPageMakeWriteMonitoredWritable(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys)
1228{
1229 Assert(PGM_PAGE_GET_STATE(pPage) == PGM_PAGE_STATE_WRITE_MONITORED);
1230 PGM_PAGE_SET_WRITTEN_TO(pVM, pPage);
1231 PGM_PAGE_SET_STATE(pVM, pPage, PGM_PAGE_STATE_ALLOCATED);
1232 if (PGM_PAGE_IS_CODE_PAGE(pPage))
1233 {
1234 PGM_PAGE_CLEAR_CODE_PAGE(pVM, pPage);
1235 IEMTlbInvalidateAllPhysicalAllCpus(pVM, NIL_VMCPUID, IEMTLBPHYSFLUSHREASON_MADE_WRITABLE);
1236 }
1237
1238 Assert(pVM->pgm.s.cMonitoredPages > 0);
1239 pVM->pgm.s.cMonitoredPages--;
1240 pVM->pgm.s.cWrittenToPages++;
1241
1242#ifdef VBOX_WITH_NATIVE_NEM
1243 /*
1244 * Notify NEM about the protection change so we won't spin forever.
1245 *
1246 * Note! NEM need to be handle to lazily correct page protection as we cannot
1247 * really get it 100% right here it seems. The page pool does this too.
1248 */
1249 if (VM_IS_NEM_ENABLED(pVM) && GCPhys != NIL_RTGCPHYS)
1250 {
1251 uint8_t u2State = PGM_PAGE_GET_NEM_STATE(pPage);
1252 PGMPAGETYPE enmType = (PGMPAGETYPE)PGM_PAGE_GET_TYPE(pPage);
1253 PPGMRAMRANGE pRam = pgmPhysGetRange(pVM, GCPhys);
1254 NEMHCNotifyPhysPageProtChanged(pVM, GCPhys, PGM_PAGE_GET_HCPHYS(pPage),
1255 pRam ? PGM_RAMRANGE_CALC_PAGE_R3PTR(pRam, GCPhys) : NULL,
1256 pgmPhysPageCalcNemProtection(pPage, enmType), enmType, &u2State);
1257 PGM_PAGE_SET_NEM_STATE(pPage, u2State);
1258 }
1259#else
1260 RT_NOREF(GCPhys);
1261#endif
1262}
1263
1264
1265/**
1266 * Deal with pages that are not writable, i.e. not in the ALLOCATED state.
1267 *
1268 * @returns VBox strict status code.
1269 * @retval VINF_SUCCESS on success.
1270 * @retval VINF_PGM_SYNC_CR3 on success and a page pool flush is pending.
1271 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
1272 *
1273 * @param pVM The cross context VM structure.
1274 * @param pPage The physical page tracking structure.
1275 * @param GCPhys The address of the page.
1276 *
1277 * @remarks Called from within the PGM critical section.
1278 */
1279int pgmPhysPageMakeWritable(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys)
1280{
1281 PGM_LOCK_ASSERT_OWNER(pVM);
1282 switch (PGM_PAGE_GET_STATE(pPage))
1283 {
1284 case PGM_PAGE_STATE_WRITE_MONITORED:
1285 pgmPhysPageMakeWriteMonitoredWritable(pVM, pPage, GCPhys);
1286 RT_FALL_THRU();
1287 default: /* to shut up GCC */
1288 case PGM_PAGE_STATE_ALLOCATED:
1289 return VINF_SUCCESS;
1290
1291 /*
1292 * Zero pages can be dummy pages for MMIO or reserved memory,
1293 * so we need to check the flags before joining cause with
1294 * shared page replacement.
1295 */
1296 case PGM_PAGE_STATE_ZERO:
1297 if (PGM_PAGE_IS_MMIO(pPage))
1298 return VERR_PGM_PHYS_PAGE_RESERVED;
1299 RT_FALL_THRU();
1300 case PGM_PAGE_STATE_SHARED:
1301 return pgmPhysAllocPage(pVM, pPage, GCPhys);
1302
1303 /* Not allowed to write to ballooned pages. */
1304 case PGM_PAGE_STATE_BALLOONED:
1305 return VERR_PGM_PHYS_PAGE_BALLOONED;
1306 }
1307}
1308
1309
1310/**
1311 * Internal usage: Map the page specified by its GMM ID.
1312 *
1313 * This is similar to pgmPhysPageMap
1314 *
1315 * @returns VBox status code.
1316 *
1317 * @param pVM The cross context VM structure.
1318 * @param idPage The Page ID.
1319 * @param HCPhys The physical address (for SUPR0HCPhysToVirt).
1320 * @param ppv Where to store the mapping address.
1321 *
1322 * @remarks Called from within the PGM critical section. The mapping is only
1323 * valid while you are inside this section.
1324 */
1325int pgmPhysPageMapByPageID(PVMCC pVM, uint32_t idPage, RTHCPHYS HCPhys, void **ppv)
1326{
1327 /*
1328 * Validation.
1329 */
1330 PGM_LOCK_ASSERT_OWNER(pVM);
1331 AssertReturn(HCPhys && !(HCPhys & GUEST_PAGE_OFFSET_MASK), VERR_INVALID_PARAMETER);
1332 const uint32_t idChunk = idPage >> GMM_CHUNKID_SHIFT;
1333 AssertReturn(idChunk != NIL_GMM_CHUNKID, VERR_INVALID_PARAMETER);
1334
1335#ifdef IN_RING0
1336# ifdef VBOX_WITH_LINEAR_HOST_PHYS_MEM
1337 return SUPR0HCPhysToVirt(HCPhys & ~(RTHCPHYS)GUEST_PAGE_OFFSET_MASK, ppv);
1338# else
1339 return GMMR0PageIdToVirt(pVM, idPage, ppv);
1340# endif
1341
1342#else
1343 /*
1344 * Find/make Chunk TLB entry for the mapping chunk.
1345 */
1346 PPGMCHUNKR3MAP pMap;
1347 PPGMCHUNKR3MAPTLBE pTlbe = &pVM->pgm.s.ChunkR3Map.Tlb.aEntries[PGM_CHUNKR3MAPTLB_IDX(idChunk)];
1348 if (pTlbe->idChunk == idChunk)
1349 {
1350 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,ChunkR3MapTlbHits));
1351 pMap = pTlbe->pChunk;
1352 }
1353 else
1354 {
1355 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,ChunkR3MapTlbMisses));
1356
1357 /*
1358 * Find the chunk, map it if necessary.
1359 */
1360 pMap = (PPGMCHUNKR3MAP)RTAvlU32Get(&pVM->pgm.s.ChunkR3Map.pTree, idChunk);
1361 if (pMap)
1362 pMap->iLastUsed = pVM->pgm.s.ChunkR3Map.iNow;
1363 else
1364 {
1365 int rc = pgmR3PhysChunkMap(pVM, idChunk, &pMap);
1366 if (RT_FAILURE(rc))
1367 return rc;
1368 }
1369
1370 /*
1371 * Enter it into the Chunk TLB.
1372 */
1373 pTlbe->idChunk = idChunk;
1374 pTlbe->pChunk = pMap;
1375 }
1376
1377 *ppv = (uint8_t *)pMap->pv + ((idPage & GMM_PAGEID_IDX_MASK) << GUEST_PAGE_SHIFT);
1378 return VINF_SUCCESS;
1379#endif
1380}
1381
1382
1383/**
1384 * Maps a page into the current virtual address space so it can be accessed.
1385 *
1386 * @returns VBox status code.
1387 * @retval VINF_SUCCESS on success.
1388 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
1389 *
1390 * @param pVM The cross context VM structure.
1391 * @param pPage The physical page tracking structure.
1392 * @param GCPhys The address of the page.
1393 * @param ppMap Where to store the address of the mapping tracking structure.
1394 * @param ppv Where to store the mapping address of the page. The page
1395 * offset is masked off!
1396 *
1397 * @remarks Called from within the PGM critical section.
1398 */
1399static int pgmPhysPageMapCommon(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys, PPPGMPAGEMAP ppMap, void **ppv)
1400{
1401 PGM_LOCK_ASSERT_OWNER(pVM);
1402 NOREF(GCPhys);
1403
1404 /*
1405 * Special cases: MMIO2, ZERO and specially aliased MMIO pages.
1406 */
1407 if ( PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_MMIO2
1408 || PGM_PAGE_GET_TYPE(pPage) == PGMPAGETYPE_MMIO2_ALIAS_MMIO)
1409 {
1410 /* Decode the page id to a page in a MMIO2 ram range. */
1411 uint8_t idMmio2 = PGM_MMIO2_PAGEID_GET_MMIO2_ID(PGM_PAGE_GET_PAGEID(pPage));
1412 uint32_t iPage = PGM_MMIO2_PAGEID_GET_IDX(PGM_PAGE_GET_PAGEID(pPage));
1413 AssertLogRelMsgReturn((uint8_t)(idMmio2 - 1U) < RT_ELEMENTS(pVM->pgm.s.CTX_SUFF(apMmio2Ranges)),
1414 ("idMmio2=%u size=%u type=%u GCPHys=%#RGp Id=%u State=%u", idMmio2,
1415 RT_ELEMENTS(pVM->pgm.s.CTX_SUFF(apMmio2Ranges)), PGM_PAGE_GET_TYPE(pPage), GCPhys,
1416 pPage->s.idPage, pPage->s.uStateY),
1417 VERR_PGM_PHYS_PAGE_MAP_MMIO2_IPE);
1418 PPGMREGMMIO2RANGE pMmio2Range = pVM->pgm.s.CTX_SUFF(apMmio2Ranges)[idMmio2 - 1];
1419 AssertLogRelReturn(pMmio2Range, VERR_PGM_PHYS_PAGE_MAP_MMIO2_IPE);
1420 AssertLogRelReturn(pMmio2Range->idMmio2 == idMmio2, VERR_PGM_PHYS_PAGE_MAP_MMIO2_IPE);
1421 AssertLogRelReturn(iPage < (pMmio2Range->RamRange.cb >> GUEST_PAGE_SHIFT), VERR_PGM_PHYS_PAGE_MAP_MMIO2_IPE);
1422 *ppMap = NULL;
1423# if defined(IN_RING0) && defined(VBOX_WITH_LINEAR_HOST_PHYS_MEM)
1424 return SUPR0HCPhysToVirt(PGM_PAGE_GET_HCPHYS(pPage), ppv);
1425# elif defined(IN_RING0)
1426 *ppv = (uint8_t *)pMmio2Range->pvR0 + ((uintptr_t)iPage << GUEST_PAGE_SHIFT);
1427 return VINF_SUCCESS;
1428# else
1429 *ppv = (uint8_t *)pMmio2Range->RamRange.pvR3 + ((uintptr_t)iPage << GUEST_PAGE_SHIFT);
1430 return VINF_SUCCESS;
1431# endif
1432 }
1433
1434# ifdef VBOX_WITH_PGM_NEM_MODE
1435 if (pVM->pgm.s.fNemMode)
1436 {
1437# ifdef IN_RING3
1438 /*
1439 * Find the corresponding RAM range and use that to locate the mapping address.
1440 */
1441 /** @todo Use the page ID for some kind of indexing as we do with MMIO2 above. */
1442 PPGMRAMRANGE const pRam = pgmPhysGetRange(pVM, GCPhys);
1443 AssertLogRelMsgReturn(pRam, ("%RTGp\n", GCPhys), VERR_INTERNAL_ERROR_3);
1444 size_t const idxPage = (GCPhys - pRam->GCPhys) >> GUEST_PAGE_SHIFT;
1445 Assert(pPage == &pRam->aPages[idxPage]);
1446 *ppMap = NULL;
1447 *ppv = (uint8_t *)pRam->pvR3 + (idxPage << GUEST_PAGE_SHIFT);
1448 return VINF_SUCCESS;
1449# else
1450 AssertFailedReturn(VERR_INTERNAL_ERROR_2);
1451# endif
1452 }
1453# endif
1454
1455 const uint32_t idChunk = PGM_PAGE_GET_CHUNKID(pPage);
1456 if (idChunk == NIL_GMM_CHUNKID)
1457 {
1458 AssertMsgReturn(PGM_PAGE_GET_PAGEID(pPage) == NIL_GMM_PAGEID, ("pPage=%R[pgmpage]\n", pPage),
1459 VERR_PGM_PHYS_PAGE_MAP_IPE_1);
1460 if (!PGM_PAGE_IS_SPECIAL_ALIAS_MMIO(pPage))
1461 {
1462 AssertMsgReturn(PGM_PAGE_IS_ZERO(pPage), ("pPage=%R[pgmpage]\n", pPage),
1463 VERR_PGM_PHYS_PAGE_MAP_IPE_3);
1464 AssertMsgReturn(PGM_PAGE_GET_HCPHYS(pPage)== pVM->pgm.s.HCPhysZeroPg, ("pPage=%R[pgmpage]\n", pPage),
1465 VERR_PGM_PHYS_PAGE_MAP_IPE_4);
1466 *ppv = pVM->pgm.s.abZeroPg;
1467 }
1468 else
1469 *ppv = pVM->pgm.s.abZeroPg;
1470 *ppMap = NULL;
1471 return VINF_SUCCESS;
1472 }
1473
1474# if defined(IN_RING0) && defined(VBOX_WITH_LINEAR_HOST_PHYS_MEM)
1475 /*
1476 * Just use the physical address.
1477 */
1478 *ppMap = NULL;
1479 return SUPR0HCPhysToVirt(PGM_PAGE_GET_HCPHYS(pPage), ppv);
1480
1481# elif defined(IN_RING0)
1482 /*
1483 * Go by page ID thru GMMR0.
1484 */
1485 *ppMap = NULL;
1486 return GMMR0PageIdToVirt(pVM, PGM_PAGE_GET_PAGEID(pPage), ppv);
1487
1488# else
1489 /*
1490 * Find/make Chunk TLB entry for the mapping chunk.
1491 */
1492 PPGMCHUNKR3MAP pMap;
1493 PPGMCHUNKR3MAPTLBE pTlbe = &pVM->pgm.s.ChunkR3Map.Tlb.aEntries[PGM_CHUNKR3MAPTLB_IDX(idChunk)];
1494 if (pTlbe->idChunk == idChunk)
1495 {
1496 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,ChunkR3MapTlbHits));
1497 pMap = pTlbe->pChunk;
1498 AssertPtr(pMap->pv);
1499 }
1500 else
1501 {
1502 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,ChunkR3MapTlbMisses));
1503
1504 /*
1505 * Find the chunk, map it if necessary.
1506 */
1507 pMap = (PPGMCHUNKR3MAP)RTAvlU32Get(&pVM->pgm.s.ChunkR3Map.pTree, idChunk);
1508 if (pMap)
1509 {
1510 AssertPtr(pMap->pv);
1511 pMap->iLastUsed = pVM->pgm.s.ChunkR3Map.iNow;
1512 }
1513 else
1514 {
1515 int rc = pgmR3PhysChunkMap(pVM, idChunk, &pMap);
1516 if (RT_FAILURE(rc))
1517 return rc;
1518 AssertPtr(pMap->pv);
1519 }
1520
1521 /*
1522 * Enter it into the Chunk TLB.
1523 */
1524 pTlbe->idChunk = idChunk;
1525 pTlbe->pChunk = pMap;
1526 }
1527
1528 *ppv = (uint8_t *)pMap->pv + (PGM_PAGE_GET_PAGE_IN_CHUNK(pPage) << GUEST_PAGE_SHIFT);
1529 *ppMap = pMap;
1530 return VINF_SUCCESS;
1531# endif /* !IN_RING0 */
1532}
1533
1534
1535/**
1536 * Combination of pgmPhysPageMakeWritable and pgmPhysPageMapWritable.
1537 *
1538 * This is typically used is paths where we cannot use the TLB methods (like ROM
1539 * pages) or where there is no point in using them since we won't get many hits.
1540 *
1541 * @returns VBox strict status code.
1542 * @retval VINF_SUCCESS on success.
1543 * @retval VINF_PGM_SYNC_CR3 on success and a page pool flush is pending.
1544 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
1545 *
1546 * @param pVM The cross context VM structure.
1547 * @param pPage The physical page tracking structure.
1548 * @param GCPhys The address of the page.
1549 * @param ppv Where to store the mapping address of the page. The page
1550 * offset is masked off!
1551 *
1552 * @remarks Called from within the PGM critical section. The mapping is only
1553 * valid while you are inside section.
1554 */
1555int pgmPhysPageMakeWritableAndMap(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys, void **ppv)
1556{
1557 int rc = pgmPhysPageMakeWritable(pVM, pPage, GCPhys);
1558 if (RT_SUCCESS(rc))
1559 {
1560 AssertMsg(rc == VINF_SUCCESS || rc == VINF_PGM_SYNC_CR3 /* returned */, ("%Rrc\n", rc));
1561 PPGMPAGEMAP pMapIgnore;
1562 int rc2 = pgmPhysPageMapCommon(pVM, pPage, GCPhys, &pMapIgnore, ppv);
1563 if (RT_FAILURE(rc2)) /* preserve rc */
1564 rc = rc2;
1565 }
1566 return rc;
1567}
1568
1569
1570/**
1571 * Maps a page into the current virtual address space so it can be accessed for
1572 * both writing and reading.
1573 *
1574 * This is typically used is paths where we cannot use the TLB methods (like ROM
1575 * pages) or where there is no point in using them since we won't get many hits.
1576 *
1577 * @returns VBox status code.
1578 * @retval VINF_SUCCESS on success.
1579 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
1580 *
1581 * @param pVM The cross context VM structure.
1582 * @param pPage The physical page tracking structure. Must be in the
1583 * allocated state.
1584 * @param GCPhys The address of the page.
1585 * @param ppv Where to store the mapping address of the page. The page
1586 * offset is masked off!
1587 *
1588 * @remarks Called from within the PGM critical section. The mapping is only
1589 * valid while you are inside section.
1590 */
1591int pgmPhysPageMap(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys, void **ppv)
1592{
1593 Assert(PGM_PAGE_GET_STATE(pPage) == PGM_PAGE_STATE_ALLOCATED);
1594 PPGMPAGEMAP pMapIgnore;
1595 return pgmPhysPageMapCommon(pVM, pPage, GCPhys, &pMapIgnore, ppv);
1596}
1597
1598
1599/**
1600 * Maps a page into the current virtual address space so it can be accessed for
1601 * reading.
1602 *
1603 * This is typically used is paths where we cannot use the TLB methods (like ROM
1604 * pages) or where there is no point in using them since we won't get many hits.
1605 *
1606 * @returns VBox status code.
1607 * @retval VINF_SUCCESS on success.
1608 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
1609 *
1610 * @param pVM The cross context VM structure.
1611 * @param pPage The physical page tracking structure.
1612 * @param GCPhys The address of the page.
1613 * @param ppv Where to store the mapping address of the page. The page
1614 * offset is masked off!
1615 *
1616 * @remarks Called from within the PGM critical section. The mapping is only
1617 * valid while you are inside this section.
1618 */
1619int pgmPhysPageMapReadOnly(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys, void const **ppv)
1620{
1621 PPGMPAGEMAP pMapIgnore;
1622 return pgmPhysPageMapCommon(pVM, pPage, GCPhys, &pMapIgnore, (void **)ppv);
1623}
1624
1625
1626/**
1627 * Load a guest page into the ring-3 physical TLB.
1628 *
1629 * @returns VBox status code.
1630 * @retval VINF_SUCCESS on success
1631 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
1632 * @param pVM The cross context VM structure.
1633 * @param GCPhys The guest physical address in question.
1634 */
1635int pgmPhysPageLoadIntoTlb(PVMCC pVM, RTGCPHYS GCPhys)
1636{
1637 PGM_LOCK_ASSERT_OWNER(pVM);
1638
1639 /*
1640 * Find the ram range and page and hand it over to the with-page function.
1641 * 99.8% of requests are expected to be in the first range.
1642 */
1643 PPGMPAGE pPage = pgmPhysGetPage(pVM, GCPhys);
1644 if (!pPage)
1645 {
1646 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PageMapTlbMisses));
1647 return VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS;
1648 }
1649
1650 return pgmPhysPageLoadIntoTlbWithPage(pVM, pPage, GCPhys);
1651}
1652
1653
1654/**
1655 * Load a guest page into the ring-3 physical TLB.
1656 *
1657 * @returns VBox status code.
1658 * @retval VINF_SUCCESS on success
1659 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
1660 *
1661 * @param pVM The cross context VM structure.
1662 * @param pPage Pointer to the PGMPAGE structure corresponding to
1663 * GCPhys.
1664 * @param GCPhys The guest physical address in question.
1665 */
1666int pgmPhysPageLoadIntoTlbWithPage(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys)
1667{
1668 PGM_LOCK_ASSERT_OWNER(pVM);
1669 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PageMapTlbMisses));
1670
1671 /*
1672 * Map the page.
1673 * Make a special case for the zero page as it is kind of special.
1674 */
1675 PPGMPAGEMAPTLBE pTlbe = &pVM->pgm.s.CTX_SUFF(PhysTlb).aEntries[PGM_PAGEMAPTLB_IDX(GCPhys)];
1676 if ( !PGM_PAGE_IS_ZERO(pPage)
1677 && !PGM_PAGE_IS_BALLOONED(pPage))
1678 {
1679 void *pv;
1680 PPGMPAGEMAP pMap;
1681 int rc = pgmPhysPageMapCommon(pVM, pPage, GCPhys, &pMap, &pv);
1682 if (RT_FAILURE(rc))
1683 return rc;
1684# ifndef IN_RING0
1685 pTlbe->pMap = pMap;
1686# endif
1687 pTlbe->pv = pv;
1688 Assert(!((uintptr_t)pTlbe->pv & GUEST_PAGE_OFFSET_MASK));
1689 }
1690 else
1691 {
1692 AssertMsg(PGM_PAGE_GET_HCPHYS(pPage) == pVM->pgm.s.HCPhysZeroPg, ("%RGp/%R[pgmpage]\n", GCPhys, pPage));
1693# ifndef IN_RING0
1694 pTlbe->pMap = NULL;
1695# endif
1696 pTlbe->pv = pVM->pgm.s.abZeroPg;
1697 }
1698# ifdef PGM_WITH_PHYS_TLB
1699 if ( PGM_PAGE_GET_TYPE(pPage) < PGMPAGETYPE_ROM_SHADOW
1700 || PGM_PAGE_GET_TYPE(pPage) > PGMPAGETYPE_ROM)
1701 pTlbe->GCPhys = GCPhys & X86_PTE_PAE_PG_MASK;
1702 else
1703 pTlbe->GCPhys = NIL_RTGCPHYS; /* ROM: Problematic because of the two pages. :-/ */
1704# else
1705 pTlbe->GCPhys = NIL_RTGCPHYS;
1706# endif
1707 pTlbe->pPage = pPage;
1708 return VINF_SUCCESS;
1709}
1710
1711
1712/**
1713 * Internal version of PGMPhysGCPhys2CCPtr that expects the caller to
1714 * own the PGM lock and therefore not need to lock the mapped page.
1715 *
1716 * @returns VBox status code.
1717 * @retval VINF_SUCCESS on success.
1718 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
1719 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
1720 *
1721 * @param pVM The cross context VM structure.
1722 * @param GCPhys The guest physical address of the page that should be mapped.
1723 * @param pPage Pointer to the PGMPAGE structure for the page.
1724 * @param ppv Where to store the address corresponding to GCPhys.
1725 *
1726 * @internal
1727 * @deprecated Use pgmPhysGCPhys2CCPtrInternalEx.
1728 */
1729int pgmPhysGCPhys2CCPtrInternalDepr(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys, void **ppv)
1730{
1731 int rc;
1732 AssertReturn(pPage, VERR_PGM_PHYS_NULL_PAGE_PARAM);
1733 PGM_LOCK_ASSERT_OWNER(pVM);
1734 pVM->pgm.s.cDeprecatedPageLocks++;
1735
1736 /*
1737 * Make sure the page is writable.
1738 */
1739 if (RT_UNLIKELY(PGM_PAGE_GET_STATE(pPage) != PGM_PAGE_STATE_ALLOCATED))
1740 {
1741 rc = pgmPhysPageMakeWritable(pVM, pPage, GCPhys);
1742 if (RT_FAILURE(rc))
1743 return rc;
1744 AssertMsg(rc == VINF_SUCCESS || rc == VINF_PGM_SYNC_CR3 /* not returned */, ("%Rrc\n", rc));
1745 }
1746 Assert(PGM_PAGE_GET_HCPHYS(pPage) != 0);
1747
1748 /*
1749 * Get the mapping address.
1750 */
1751 PPGMPAGEMAPTLBE pTlbe;
1752 rc = pgmPhysPageQueryTlbeWithPage(pVM, pPage, GCPhys, &pTlbe);
1753 if (RT_FAILURE(rc))
1754 return rc;
1755 *ppv = (void *)((uintptr_t)pTlbe->pv | (uintptr_t)(GCPhys & GUEST_PAGE_OFFSET_MASK));
1756 return VINF_SUCCESS;
1757}
1758
1759
1760/**
1761 * Locks a page mapping for writing.
1762 *
1763 * @param pVM The cross context VM structure.
1764 * @param pPage The page.
1765 * @param pTlbe The mapping TLB entry for the page.
1766 * @param pLock The lock structure (output).
1767 */
1768DECLINLINE(void) pgmPhysPageMapLockForWriting(PVM pVM, PPGMPAGE pPage, PPGMPAGEMAPTLBE pTlbe, PPGMPAGEMAPLOCK pLock)
1769{
1770# ifndef IN_RING0
1771 PPGMPAGEMAP pMap = pTlbe->pMap;
1772 if (pMap)
1773 pMap->cRefs++;
1774# else
1775 RT_NOREF(pTlbe);
1776# endif
1777
1778 unsigned cLocks = PGM_PAGE_GET_WRITE_LOCKS(pPage);
1779 if (RT_LIKELY(cLocks < PGM_PAGE_MAX_LOCKS - 1))
1780 {
1781 if (cLocks == 0)
1782 pVM->pgm.s.cWriteLockedPages++;
1783 PGM_PAGE_INC_WRITE_LOCKS(pPage);
1784 }
1785 else if (cLocks != PGM_PAGE_MAX_LOCKS)
1786 {
1787 PGM_PAGE_INC_WRITE_LOCKS(pPage);
1788 AssertMsgFailed(("%R[pgmpage] is entering permanent write locked state!\n", pPage));
1789# ifndef IN_RING0
1790 if (pMap)
1791 pMap->cRefs++; /* Extra ref to prevent it from going away. */
1792# endif
1793 }
1794
1795 pLock->uPageAndType = (uintptr_t)pPage | PGMPAGEMAPLOCK_TYPE_WRITE;
1796# ifndef IN_RING0
1797 pLock->pvMap = pMap;
1798# else
1799 pLock->pvMap = NULL;
1800# endif
1801}
1802
1803/**
1804 * Locks a page mapping for reading.
1805 *
1806 * @param pVM The cross context VM structure.
1807 * @param pPage The page.
1808 * @param pTlbe The mapping TLB entry for the page.
1809 * @param pLock The lock structure (output).
1810 */
1811DECLINLINE(void) pgmPhysPageMapLockForReading(PVM pVM, PPGMPAGE pPage, PPGMPAGEMAPTLBE pTlbe, PPGMPAGEMAPLOCK pLock)
1812{
1813# ifndef IN_RING0
1814 PPGMPAGEMAP pMap = pTlbe->pMap;
1815 if (pMap)
1816 pMap->cRefs++;
1817# else
1818 RT_NOREF(pTlbe);
1819# endif
1820
1821 unsigned cLocks = PGM_PAGE_GET_READ_LOCKS(pPage);
1822 if (RT_LIKELY(cLocks < PGM_PAGE_MAX_LOCKS - 1))
1823 {
1824 if (cLocks == 0)
1825 pVM->pgm.s.cReadLockedPages++;
1826 PGM_PAGE_INC_READ_LOCKS(pPage);
1827 }
1828 else if (cLocks != PGM_PAGE_MAX_LOCKS)
1829 {
1830 PGM_PAGE_INC_READ_LOCKS(pPage);
1831 AssertMsgFailed(("%R[pgmpage] is entering permanent read locked state!\n", pPage));
1832# ifndef IN_RING0
1833 if (pMap)
1834 pMap->cRefs++; /* Extra ref to prevent it from going away. */
1835# endif
1836 }
1837
1838 pLock->uPageAndType = (uintptr_t)pPage | PGMPAGEMAPLOCK_TYPE_READ;
1839# ifndef IN_RING0
1840 pLock->pvMap = pMap;
1841# else
1842 pLock->pvMap = NULL;
1843# endif
1844}
1845
1846
1847/**
1848 * Internal version of PGMPhysGCPhys2CCPtr that expects the caller to
1849 * own the PGM lock and have access to the page structure.
1850 *
1851 * @returns VBox status code.
1852 * @retval VINF_SUCCESS on success.
1853 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
1854 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
1855 *
1856 * @param pVM The cross context VM structure.
1857 * @param GCPhys The guest physical address of the page that should be mapped.
1858 * @param pPage Pointer to the PGMPAGE structure for the page.
1859 * @param ppv Where to store the address corresponding to GCPhys.
1860 * @param pLock Where to store the lock information that
1861 * pgmPhysReleaseInternalPageMappingLock needs.
1862 *
1863 * @internal
1864 */
1865int pgmPhysGCPhys2CCPtrInternal(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys, void **ppv, PPGMPAGEMAPLOCK pLock)
1866{
1867 int rc;
1868 AssertReturn(pPage, VERR_PGM_PHYS_NULL_PAGE_PARAM);
1869 PGM_LOCK_ASSERT_OWNER(pVM);
1870
1871 /*
1872 * Make sure the page is writable.
1873 */
1874 if (RT_UNLIKELY(PGM_PAGE_GET_STATE(pPage) != PGM_PAGE_STATE_ALLOCATED))
1875 {
1876 rc = pgmPhysPageMakeWritable(pVM, pPage, GCPhys);
1877 if (RT_FAILURE(rc))
1878 return rc;
1879 AssertMsg(rc == VINF_SUCCESS || rc == VINF_PGM_SYNC_CR3 /* not returned */, ("%Rrc\n", rc));
1880 }
1881 Assert(PGM_PAGE_GET_HCPHYS(pPage) != 0);
1882
1883 /*
1884 * Do the job.
1885 */
1886 PPGMPAGEMAPTLBE pTlbe;
1887 rc = pgmPhysPageQueryTlbeWithPage(pVM, pPage, GCPhys, &pTlbe);
1888 if (RT_FAILURE(rc))
1889 return rc;
1890 pgmPhysPageMapLockForWriting(pVM, pPage, pTlbe, pLock);
1891 *ppv = (void *)((uintptr_t)pTlbe->pv | (uintptr_t)(GCPhys & GUEST_PAGE_OFFSET_MASK));
1892 return VINF_SUCCESS;
1893}
1894
1895
1896/**
1897 * Internal version of PGMPhysGCPhys2CCPtrReadOnly that expects the caller to
1898 * own the PGM lock and have access to the page structure.
1899 *
1900 * @returns VBox status code.
1901 * @retval VINF_SUCCESS on success.
1902 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
1903 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
1904 *
1905 * @param pVM The cross context VM structure.
1906 * @param GCPhys The guest physical address of the page that should be mapped.
1907 * @param pPage Pointer to the PGMPAGE structure for the page.
1908 * @param ppv Where to store the address corresponding to GCPhys.
1909 * @param pLock Where to store the lock information that
1910 * pgmPhysReleaseInternalPageMappingLock needs.
1911 *
1912 * @internal
1913 */
1914int pgmPhysGCPhys2CCPtrInternalReadOnly(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys, const void **ppv, PPGMPAGEMAPLOCK pLock)
1915{
1916 AssertReturn(pPage, VERR_PGM_PHYS_NULL_PAGE_PARAM);
1917 PGM_LOCK_ASSERT_OWNER(pVM);
1918 Assert(PGM_PAGE_GET_HCPHYS(pPage) != 0);
1919
1920 /*
1921 * Do the job.
1922 */
1923 PPGMPAGEMAPTLBE pTlbe;
1924 int rc = pgmPhysPageQueryTlbeWithPage(pVM, pPage, GCPhys, &pTlbe);
1925 if (RT_FAILURE(rc))
1926 return rc;
1927 pgmPhysPageMapLockForReading(pVM, pPage, pTlbe, pLock);
1928 *ppv = (void *)((uintptr_t)pTlbe->pv | (uintptr_t)(GCPhys & GUEST_PAGE_OFFSET_MASK));
1929 return VINF_SUCCESS;
1930}
1931
1932
1933/**
1934 * Requests the mapping of a guest page into the current context.
1935 *
1936 * This API should only be used for very short term, as it will consume scarse
1937 * resources (R0 and GC) in the mapping cache. When you're done with the page,
1938 * call PGMPhysReleasePageMappingLock() ASAP to release it.
1939 *
1940 * This API will assume your intention is to write to the page, and will
1941 * therefore replace shared and zero pages. If you do not intend to modify
1942 * the page, use the PGMPhysGCPhys2CCPtrReadOnly() API.
1943 *
1944 * @returns VBox status code.
1945 * @retval VINF_SUCCESS on success.
1946 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
1947 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
1948 *
1949 * @param pVM The cross context VM structure.
1950 * @param GCPhys The guest physical address of the page that should be
1951 * mapped.
1952 * @param ppv Where to store the address corresponding to GCPhys.
1953 * @param pLock Where to store the lock information that
1954 * PGMPhysReleasePageMappingLock needs.
1955 *
1956 * @remarks The caller is responsible for dealing with access handlers.
1957 * @todo Add an informational return code for pages with access handlers?
1958 *
1959 * @remark Avoid calling this API from within critical sections (other than
1960 * the PGM one) because of the deadlock risk. External threads may
1961 * need to delegate jobs to the EMTs.
1962 * @remarks Only one page is mapped! Make no assumption about what's after or
1963 * before the returned page!
1964 * @thread Any thread.
1965 */
1966VMM_INT_DECL(int) PGMPhysGCPhys2CCPtr(PVMCC pVM, RTGCPHYS GCPhys, void **ppv, PPGMPAGEMAPLOCK pLock)
1967{
1968 int rc = PGM_LOCK(pVM);
1969 AssertRCReturn(rc, rc);
1970
1971 /*
1972 * Query the Physical TLB entry for the page (may fail).
1973 */
1974 PPGMPAGEMAPTLBE pTlbe;
1975 rc = pgmPhysPageQueryTlbe(pVM, GCPhys, &pTlbe);
1976 if (RT_SUCCESS(rc))
1977 {
1978 /*
1979 * If the page is shared, the zero page, or being write monitored
1980 * it must be converted to a page that's writable if possible.
1981 */
1982 PPGMPAGE pPage = pTlbe->pPage;
1983 if (RT_UNLIKELY(PGM_PAGE_GET_STATE(pPage) != PGM_PAGE_STATE_ALLOCATED))
1984 {
1985 rc = pgmPhysPageMakeWritable(pVM, pPage, GCPhys);
1986 if (RT_SUCCESS(rc))
1987 {
1988 AssertMsg(rc == VINF_SUCCESS || rc == VINF_PGM_SYNC_CR3 /* not returned */, ("%Rrc\n", rc));
1989 rc = pgmPhysPageQueryTlbeWithPage(pVM, pPage, GCPhys, &pTlbe);
1990 }
1991 }
1992 if (RT_SUCCESS(rc))
1993 {
1994 /*
1995 * Now, just perform the locking and calculate the return address.
1996 */
1997 pgmPhysPageMapLockForWriting(pVM, pPage, pTlbe, pLock);
1998 *ppv = (void *)((uintptr_t)pTlbe->pv | (uintptr_t)(GCPhys & GUEST_PAGE_OFFSET_MASK));
1999 }
2000 }
2001
2002 PGM_UNLOCK(pVM);
2003 return rc;
2004}
2005
2006
2007/**
2008 * Requests the mapping of a guest page into the current context.
2009 *
2010 * This API should only be used for very short term, as it will consume scarse
2011 * resources (R0 and GC) in the mapping cache. When you're done with the page,
2012 * call PGMPhysReleasePageMappingLock() ASAP to release it.
2013 *
2014 * @returns VBox status code.
2015 * @retval VINF_SUCCESS on success.
2016 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
2017 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
2018 *
2019 * @param pVM The cross context VM structure.
2020 * @param GCPhys The guest physical address of the page that should be
2021 * mapped.
2022 * @param ppv Where to store the address corresponding to GCPhys.
2023 * @param pLock Where to store the lock information that
2024 * PGMPhysReleasePageMappingLock needs.
2025 *
2026 * @remarks The caller is responsible for dealing with access handlers.
2027 * @todo Add an informational return code for pages with access handlers?
2028 *
2029 * @remarks Avoid calling this API from within critical sections (other than
2030 * the PGM one) because of the deadlock risk.
2031 * @remarks Only one page is mapped! Make no assumption about what's after or
2032 * before the returned page!
2033 * @thread Any thread.
2034 */
2035VMM_INT_DECL(int) PGMPhysGCPhys2CCPtrReadOnly(PVMCC pVM, RTGCPHYS GCPhys, void const **ppv, PPGMPAGEMAPLOCK pLock)
2036{
2037 int rc = PGM_LOCK(pVM);
2038 AssertRCReturn(rc, rc);
2039
2040 /*
2041 * Query the Physical TLB entry for the page (may fail).
2042 */
2043 PPGMPAGEMAPTLBE pTlbe;
2044 rc = pgmPhysPageQueryTlbe(pVM, GCPhys, &pTlbe);
2045 if (RT_SUCCESS(rc))
2046 {
2047 /* MMIO pages doesn't have any readable backing. */
2048 PPGMPAGE pPage = pTlbe->pPage;
2049 if (RT_UNLIKELY(PGM_PAGE_IS_MMIO_OR_SPECIAL_ALIAS(pPage)))
2050 rc = VERR_PGM_PHYS_PAGE_RESERVED;
2051 else
2052 {
2053 /*
2054 * Now, just perform the locking and calculate the return address.
2055 */
2056 pgmPhysPageMapLockForReading(pVM, pPage, pTlbe, pLock);
2057 *ppv = (void *)((uintptr_t)pTlbe->pv | (uintptr_t)(GCPhys & GUEST_PAGE_OFFSET_MASK));
2058 }
2059 }
2060
2061 PGM_UNLOCK(pVM);
2062 return rc;
2063}
2064
2065
2066/**
2067 * Requests the mapping of a guest page given by virtual address into the current context.
2068 *
2069 * This API should only be used for very short term, as it will consume
2070 * scarse resources (R0 and GC) in the mapping cache. When you're done
2071 * with the page, call PGMPhysReleasePageMappingLock() ASAP to release it.
2072 *
2073 * This API will assume your intention is to write to the page, and will
2074 * therefore replace shared and zero pages. If you do not intend to modify
2075 * the page, use the PGMPhysGCPtr2CCPtrReadOnly() API.
2076 *
2077 * @returns VBox status code.
2078 * @retval VINF_SUCCESS on success.
2079 * @retval VERR_PAGE_TABLE_NOT_PRESENT if the page directory for the virtual address isn't present.
2080 * @retval VERR_PAGE_NOT_PRESENT if the page at the virtual address isn't present.
2081 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
2082 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
2083 *
2084 * @param pVCpu The cross context virtual CPU structure.
2085 * @param GCPtr The guest physical address of the page that should be
2086 * mapped.
2087 * @param ppv Where to store the address corresponding to GCPhys.
2088 * @param pLock Where to store the lock information that PGMPhysReleasePageMappingLock needs.
2089 *
2090 * @remark Avoid calling this API from within critical sections (other than
2091 * the PGM one) because of the deadlock risk.
2092 * @thread EMT
2093 */
2094VMM_INT_DECL(int) PGMPhysGCPtr2CCPtr(PVMCPUCC pVCpu, RTGCPTR GCPtr, void **ppv, PPGMPAGEMAPLOCK pLock)
2095{
2096 VM_ASSERT_EMT(pVCpu->CTX_SUFF(pVM));
2097 RTGCPHYS GCPhys;
2098 int rc = PGMPhysGCPtr2GCPhys(pVCpu, GCPtr, &GCPhys);
2099 if (RT_SUCCESS(rc))
2100 rc = PGMPhysGCPhys2CCPtr(pVCpu->CTX_SUFF(pVM), GCPhys, ppv, pLock);
2101 return rc;
2102}
2103
2104
2105/**
2106 * Requests the mapping of a guest page given by virtual address into the current context.
2107 *
2108 * This API should only be used for very short term, as it will consume
2109 * scarse resources (R0 and GC) in the mapping cache. When you're done
2110 * with the page, call PGMPhysReleasePageMappingLock() ASAP to release it.
2111 *
2112 * @returns VBox status code.
2113 * @retval VINF_SUCCESS on success.
2114 * @retval VERR_PAGE_TABLE_NOT_PRESENT if the page directory for the virtual address isn't present.
2115 * @retval VERR_PAGE_NOT_PRESENT if the page at the virtual address isn't present.
2116 * @retval VERR_PGM_PHYS_PAGE_RESERVED it it's a valid page but has no physical backing.
2117 * @retval VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid physical address.
2118 *
2119 * @param pVCpu The cross context virtual CPU structure.
2120 * @param GCPtr The guest physical address of the page that should be
2121 * mapped.
2122 * @param ppv Where to store the address corresponding to GCPtr.
2123 * @param pLock Where to store the lock information that PGMPhysReleasePageMappingLock needs.
2124 *
2125 * @remark Avoid calling this API from within critical sections (other than
2126 * the PGM one) because of the deadlock risk.
2127 * @thread EMT
2128 */
2129VMM_INT_DECL(int) PGMPhysGCPtr2CCPtrReadOnly(PVMCPUCC pVCpu, RTGCPTR GCPtr, void const **ppv, PPGMPAGEMAPLOCK pLock)
2130{
2131 VM_ASSERT_EMT(pVCpu->CTX_SUFF(pVM));
2132 RTGCPHYS GCPhys;
2133 int rc = PGMPhysGCPtr2GCPhys(pVCpu, GCPtr, &GCPhys);
2134 if (RT_SUCCESS(rc))
2135 rc = PGMPhysGCPhys2CCPtrReadOnly(pVCpu->CTX_SUFF(pVM), GCPhys, ppv, pLock);
2136 return rc;
2137}
2138
2139
2140/**
2141 * Release the mapping of a guest page.
2142 *
2143 * This is the counter part of PGMPhysGCPhys2CCPtr, PGMPhysGCPhys2CCPtrReadOnly
2144 * PGMPhysGCPtr2CCPtr and PGMPhysGCPtr2CCPtrReadOnly.
2145 *
2146 * @param pVM The cross context VM structure.
2147 * @param pLock The lock structure initialized by the mapping function.
2148 */
2149VMMDECL(void) PGMPhysReleasePageMappingLock(PVMCC pVM, PPGMPAGEMAPLOCK pLock)
2150{
2151# ifndef IN_RING0
2152 PPGMPAGEMAP pMap = (PPGMPAGEMAP)pLock->pvMap;
2153# endif
2154 PPGMPAGE pPage = (PPGMPAGE)(pLock->uPageAndType & ~PGMPAGEMAPLOCK_TYPE_MASK);
2155 bool fWriteLock = (pLock->uPageAndType & PGMPAGEMAPLOCK_TYPE_MASK) == PGMPAGEMAPLOCK_TYPE_WRITE;
2156
2157 pLock->uPageAndType = 0;
2158 pLock->pvMap = NULL;
2159
2160 PGM_LOCK_VOID(pVM);
2161 if (fWriteLock)
2162 {
2163 unsigned cLocks = PGM_PAGE_GET_WRITE_LOCKS(pPage);
2164 Assert(cLocks > 0);
2165 if (RT_LIKELY(cLocks > 0 && cLocks < PGM_PAGE_MAX_LOCKS))
2166 {
2167 if (cLocks == 1)
2168 {
2169 Assert(pVM->pgm.s.cWriteLockedPages > 0);
2170 pVM->pgm.s.cWriteLockedPages--;
2171 }
2172 PGM_PAGE_DEC_WRITE_LOCKS(pPage);
2173 }
2174
2175 if (PGM_PAGE_GET_STATE(pPage) != PGM_PAGE_STATE_WRITE_MONITORED)
2176 { /* probably extremely likely */ }
2177 else
2178 pgmPhysPageMakeWriteMonitoredWritable(pVM, pPage, NIL_RTGCPHYS);
2179 }
2180 else
2181 {
2182 unsigned cLocks = PGM_PAGE_GET_READ_LOCKS(pPage);
2183 Assert(cLocks > 0);
2184 if (RT_LIKELY(cLocks > 0 && cLocks < PGM_PAGE_MAX_LOCKS))
2185 {
2186 if (cLocks == 1)
2187 {
2188 Assert(pVM->pgm.s.cReadLockedPages > 0);
2189 pVM->pgm.s.cReadLockedPages--;
2190 }
2191 PGM_PAGE_DEC_READ_LOCKS(pPage);
2192 }
2193 }
2194
2195# ifndef IN_RING0
2196 if (pMap)
2197 {
2198 Assert(pMap->cRefs >= 1);
2199 pMap->cRefs--;
2200 }
2201# endif
2202 PGM_UNLOCK(pVM);
2203}
2204
2205
2206#ifdef IN_RING3
2207/**
2208 * Release the mapping of multiple guest pages.
2209 *
2210 * This is the counter part to PGMR3PhysBulkGCPhys2CCPtrExternal() and
2211 * PGMR3PhysBulkGCPhys2CCPtrReadOnlyExternal().
2212 *
2213 * @param pVM The cross context VM structure.
2214 * @param cPages Number of pages to unlock.
2215 * @param paLocks Array of locks lock structure initialized by the mapping
2216 * function.
2217 */
2218VMMDECL(void) PGMPhysBulkReleasePageMappingLocks(PVMCC pVM, uint32_t cPages, PPGMPAGEMAPLOCK paLocks)
2219{
2220 Assert(cPages > 0);
2221 bool const fWriteLock = (paLocks[0].uPageAndType & PGMPAGEMAPLOCK_TYPE_MASK) == PGMPAGEMAPLOCK_TYPE_WRITE;
2222#ifdef VBOX_STRICT
2223 for (uint32_t i = 1; i < cPages; i++)
2224 {
2225 Assert(fWriteLock == ((paLocks[i].uPageAndType & PGMPAGEMAPLOCK_TYPE_MASK) == PGMPAGEMAPLOCK_TYPE_WRITE));
2226 AssertPtr(paLocks[i].uPageAndType);
2227 }
2228#endif
2229
2230 PGM_LOCK_VOID(pVM);
2231 if (fWriteLock)
2232 {
2233 /*
2234 * Write locks:
2235 */
2236 for (uint32_t i = 0; i < cPages; i++)
2237 {
2238 PPGMPAGE pPage = (PPGMPAGE)(paLocks[i].uPageAndType & ~PGMPAGEMAPLOCK_TYPE_MASK);
2239 unsigned cLocks = PGM_PAGE_GET_WRITE_LOCKS(pPage);
2240 Assert(cLocks > 0);
2241 if (RT_LIKELY(cLocks > 0 && cLocks < PGM_PAGE_MAX_LOCKS))
2242 {
2243 if (cLocks == 1)
2244 {
2245 Assert(pVM->pgm.s.cWriteLockedPages > 0);
2246 pVM->pgm.s.cWriteLockedPages--;
2247 }
2248 PGM_PAGE_DEC_WRITE_LOCKS(pPage);
2249 }
2250
2251 if (PGM_PAGE_GET_STATE(pPage) != PGM_PAGE_STATE_WRITE_MONITORED)
2252 { /* probably extremely likely */ }
2253 else
2254 pgmPhysPageMakeWriteMonitoredWritable(pVM, pPage, NIL_RTGCPHYS);
2255
2256 PPGMPAGEMAP pMap = (PPGMPAGEMAP)paLocks[i].pvMap;
2257 if (pMap)
2258 {
2259 Assert(pMap->cRefs >= 1);
2260 pMap->cRefs--;
2261 }
2262
2263 /* Yield the lock: */
2264 if ((i & 1023) == 1023 && i + 1 < cPages)
2265 {
2266 PGM_UNLOCK(pVM);
2267 PGM_LOCK_VOID(pVM);
2268 }
2269 }
2270 }
2271 else
2272 {
2273 /*
2274 * Read locks:
2275 */
2276 for (uint32_t i = 0; i < cPages; i++)
2277 {
2278 PPGMPAGE pPage = (PPGMPAGE)(paLocks[i].uPageAndType & ~PGMPAGEMAPLOCK_TYPE_MASK);
2279 unsigned cLocks = PGM_PAGE_GET_READ_LOCKS(pPage);
2280 Assert(cLocks > 0);
2281 if (RT_LIKELY(cLocks > 0 && cLocks < PGM_PAGE_MAX_LOCKS))
2282 {
2283 if (cLocks == 1)
2284 {
2285 Assert(pVM->pgm.s.cReadLockedPages > 0);
2286 pVM->pgm.s.cReadLockedPages--;
2287 }
2288 PGM_PAGE_DEC_READ_LOCKS(pPage);
2289 }
2290
2291 PPGMPAGEMAP pMap = (PPGMPAGEMAP)paLocks[i].pvMap;
2292 if (pMap)
2293 {
2294 Assert(pMap->cRefs >= 1);
2295 pMap->cRefs--;
2296 }
2297
2298 /* Yield the lock: */
2299 if ((i & 1023) == 1023 && i + 1 < cPages)
2300 {
2301 PGM_UNLOCK(pVM);
2302 PGM_LOCK_VOID(pVM);
2303 }
2304 }
2305 }
2306 PGM_UNLOCK(pVM);
2307
2308 RT_BZERO(paLocks, sizeof(paLocks[0]) * cPages);
2309}
2310#endif /* IN_RING3 */
2311
2312
2313/**
2314 * Release the internal mapping of a guest page.
2315 *
2316 * This is the counter part of pgmPhysGCPhys2CCPtrInternalEx and
2317 * pgmPhysGCPhys2CCPtrInternalReadOnly.
2318 *
2319 * @param pVM The cross context VM structure.
2320 * @param pLock The lock structure initialized by the mapping function.
2321 *
2322 * @remarks Caller must hold the PGM lock.
2323 */
2324void pgmPhysReleaseInternalPageMappingLock(PVMCC pVM, PPGMPAGEMAPLOCK pLock)
2325{
2326 PGM_LOCK_ASSERT_OWNER(pVM);
2327 PGMPhysReleasePageMappingLock(pVM, pLock); /* lazy for now */
2328}
2329
2330
2331/**
2332 * Converts a GC physical address to a HC ring-3 pointer.
2333 *
2334 * @returns VINF_SUCCESS on success.
2335 * @returns VERR_PGM_PHYS_PAGE_RESERVED it it's a valid GC physical
2336 * page but has no physical backing.
2337 * @returns VERR_PGM_INVALID_GC_PHYSICAL_ADDRESS if it's not a valid
2338 * GC physical address.
2339 * @returns VERR_PGM_GCPHYS_RANGE_CROSSES_BOUNDARY if the range crosses
2340 * a dynamic ram chunk boundary
2341 *
2342 * @param pVM The cross context VM structure.
2343 * @param GCPhys The GC physical address to convert.
2344 * @param pR3Ptr Where to store the R3 pointer on success.
2345 *
2346 * @deprecated Avoid when possible!
2347 */
2348int pgmPhysGCPhys2R3Ptr(PVMCC pVM, RTGCPHYS GCPhys, PRTR3PTR pR3Ptr)
2349{
2350/** @todo this is kind of hacky and needs some more work. */
2351#ifndef DEBUG_sandervl
2352 VM_ASSERT_EMT(pVM); /* no longer safe for use outside the EMT thread! */
2353#endif
2354
2355 Log(("pgmPhysGCPhys2R3Ptr(,%RGp,): dont use this API!\n", GCPhys)); /** @todo eliminate this API! */
2356 PGM_LOCK_VOID(pVM);
2357
2358 PPGMRAMRANGE pRam;
2359 PPGMPAGE pPage;
2360 int rc = pgmPhysGetPageAndRangeEx(pVM, GCPhys, &pPage, &pRam);
2361 if (RT_SUCCESS(rc))
2362 rc = pgmPhysGCPhys2CCPtrInternalDepr(pVM, pPage, GCPhys, (void **)pR3Ptr);
2363
2364 PGM_UNLOCK(pVM);
2365 Assert(rc <= VINF_SUCCESS);
2366 return rc;
2367}
2368
2369
2370/**
2371 * Converts a guest pointer to a GC physical address.
2372 *
2373 * This uses the current CR3/CR0/CR4 of the guest.
2374 *
2375 * @returns VBox status code.
2376 * @param pVCpu The cross context virtual CPU structure.
2377 * @param GCPtr The guest pointer to convert.
2378 * @param pGCPhys Where to store the GC physical address.
2379 */
2380VMMDECL(int) PGMPhysGCPtr2GCPhys(PVMCPUCC pVCpu, RTGCPTR GCPtr, PRTGCPHYS pGCPhys)
2381{
2382 PGMPTWALK Walk;
2383 int rc = PGMGstGetPage(pVCpu, (RTGCUINTPTR)GCPtr, &Walk);
2384 if (pGCPhys && RT_SUCCESS(rc))
2385 *pGCPhys = Walk.GCPhys | ((RTGCUINTPTR)GCPtr & GUEST_PAGE_OFFSET_MASK);
2386 return rc;
2387}
2388
2389
2390/**
2391 * Converts a guest pointer to a HC physical address.
2392 *
2393 * This uses the current CR3/CR0/CR4 of the guest.
2394 *
2395 * @returns VBox status code.
2396 * @param pVCpu The cross context virtual CPU structure.
2397 * @param GCPtr The guest pointer to convert.
2398 * @param pHCPhys Where to store the HC physical address.
2399 */
2400VMM_INT_DECL(int) PGMPhysGCPtr2HCPhys(PVMCPUCC pVCpu, RTGCPTR GCPtr, PRTHCPHYS pHCPhys)
2401{
2402 PVMCC pVM = pVCpu->CTX_SUFF(pVM);
2403 PGMPTWALK Walk;
2404 int rc = PGMGstGetPage(pVCpu, (RTGCUINTPTR)GCPtr, &Walk);
2405 if (RT_SUCCESS(rc))
2406 rc = PGMPhysGCPhys2HCPhys(pVM, Walk.GCPhys | ((RTGCUINTPTR)GCPtr & GUEST_PAGE_OFFSET_MASK), pHCPhys);
2407 return rc;
2408}
2409
2410
2411
2412#undef LOG_GROUP
2413#define LOG_GROUP LOG_GROUP_PGM_PHYS_ACCESS
2414
2415
2416#if defined(IN_RING3) && defined(SOME_UNUSED_FUNCTION)
2417/**
2418 * Cache PGMPhys memory access
2419 *
2420 * @param pVM The cross context VM structure.
2421 * @param pCache Cache structure pointer
2422 * @param GCPhys GC physical address
2423 * @param pbR3 HC pointer corresponding to physical page
2424 *
2425 * @thread EMT.
2426 */
2427static void pgmPhysCacheAdd(PVM pVM, PGMPHYSCACHE *pCache, RTGCPHYS GCPhys, uint8_t *pbR3)
2428{
2429 uint32_t iCacheIndex;
2430
2431 Assert(VM_IS_EMT(pVM));
2432
2433 GCPhys &= ~(RTGCPHYS)GUEST_PAGE_OFFSET_MASK;
2434 pbR3 = (uint8_t *)((uintptr_t)pbR3 & ~(uintptr_t)GUEST_PAGE_OFFSET_MASK);
2435
2436 iCacheIndex = ((GCPhys >> GUEST_PAGE_SHIFT) & PGM_MAX_PHYSCACHE_ENTRIES_MASK);
2437
2438 ASMBitSet(&pCache->aEntries, iCacheIndex);
2439
2440 pCache->Entry[iCacheIndex].GCPhys = GCPhys;
2441 pCache->Entry[iCacheIndex].pbR3 = pbR3;
2442}
2443#endif /* IN_RING3 */
2444
2445
2446/**
2447 * Deals with reading from a page with one or more ALL access handlers.
2448 *
2449 * @returns Strict VBox status code in ring-0 and raw-mode, ignorable in ring-3.
2450 * See PGM_HANDLER_PHYS_IS_VALID_STATUS and
2451 * PGM_HANDLER_VIRT_IS_VALID_STATUS for details.
2452 *
2453 * @param pVM The cross context VM structure.
2454 * @param pPage The page descriptor.
2455 * @param GCPhys The physical address to start reading at.
2456 * @param pvBuf Where to put the bits we read.
2457 * @param cb How much to read - less or equal to a page.
2458 * @param enmOrigin The origin of this call.
2459 */
2460static VBOXSTRICTRC pgmPhysReadHandler(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys, void *pvBuf, size_t cb,
2461 PGMACCESSORIGIN enmOrigin)
2462{
2463 /*
2464 * The most frequent access here is MMIO and shadowed ROM.
2465 * The current code ASSUMES all these access handlers covers full pages!
2466 */
2467
2468 /*
2469 * Whatever we do we need the source page, map it first.
2470 */
2471 PGMPAGEMAPLOCK PgMpLck;
2472 const void *pvSrc = NULL;
2473 int rc = pgmPhysGCPhys2CCPtrInternalReadOnly(pVM, pPage, GCPhys, &pvSrc, &PgMpLck);
2474/** @todo Check how this can work for MMIO pages? */
2475 if (RT_FAILURE(rc))
2476 {
2477 AssertLogRelMsgFailed(("pgmPhysGCPhys2CCPtrInternalReadOnly failed on %RGp / %R[pgmpage] -> %Rrc\n",
2478 GCPhys, pPage, rc));
2479 memset(pvBuf, 0xff, cb);
2480 return VINF_SUCCESS;
2481 }
2482
2483 VBOXSTRICTRC rcStrict = VINF_PGM_HANDLER_DO_DEFAULT;
2484
2485 /*
2486 * Deal with any physical handlers.
2487 */
2488 PVMCPUCC pVCpu = VMMGetCpu(pVM);
2489 if ( PGM_PAGE_GET_HNDL_PHYS_STATE(pPage) == PGM_PAGE_HNDL_PHYS_STATE_ALL
2490 || PGM_PAGE_IS_MMIO_OR_SPECIAL_ALIAS(pPage))
2491 {
2492 PPGMPHYSHANDLER pCur;
2493 rc = pgmHandlerPhysicalLookup(pVM, GCPhys, &pCur);
2494 if (RT_SUCCESS(rc))
2495 {
2496 Assert(pCur && GCPhys >= pCur->Key && GCPhys <= pCur->KeyLast);
2497 Assert((pCur->Key & GUEST_PAGE_OFFSET_MASK) == 0);
2498 Assert((pCur->KeyLast & GUEST_PAGE_OFFSET_MASK) == GUEST_PAGE_OFFSET_MASK);
2499#ifndef IN_RING3
2500 if (enmOrigin != PGMACCESSORIGIN_IEM)
2501 {
2502 /* Cannot reliably handle informational status codes in this context */
2503 pgmPhysReleaseInternalPageMappingLock(pVM, &PgMpLck);
2504 return VERR_PGM_PHYS_WR_HIT_HANDLER;
2505 }
2506#endif
2507 PCPGMPHYSHANDLERTYPEINT const pCurType = PGMPHYSHANDLER_GET_TYPE_NO_NULL(pVM, pCur);
2508 PFNPGMPHYSHANDLER const pfnHandler = pCurType->pfnHandler; Assert(pfnHandler);
2509 uint64_t const uUser = !pCurType->fRing0DevInsIdx ? pCur->uUser
2510 : (uintptr_t)PDMDeviceRing0IdxToInstance(pVM, pCur->uUser);
2511
2512 Log5(("pgmPhysReadHandler: GCPhys=%RGp cb=%#x pPage=%R[pgmpage] phys %s\n", GCPhys, cb, pPage, R3STRING(pCur->pszDesc) ));
2513 STAM_PROFILE_START(&pCur->Stat, h);
2514 PGM_LOCK_ASSERT_OWNER(pVM);
2515
2516 /* Release the PGM lock as MMIO handlers take the IOM lock. (deadlock prevention) */
2517 PGM_UNLOCK(pVM);
2518 rcStrict = pfnHandler(pVM, pVCpu, GCPhys, (void *)pvSrc, pvBuf, cb, PGMACCESSTYPE_READ, enmOrigin, uUser);
2519 PGM_LOCK_VOID(pVM);
2520
2521 STAM_PROFILE_STOP(&pCur->Stat, h); /* no locking needed, entry is unlikely reused before we get here. */
2522 pCur = NULL; /* might not be valid anymore. */
2523 AssertLogRelMsg(PGM_HANDLER_PHYS_IS_VALID_STATUS(rcStrict, false),
2524 ("rcStrict=%Rrc GCPhys=%RGp\n", VBOXSTRICTRC_VAL(rcStrict), GCPhys));
2525 if ( rcStrict != VINF_PGM_HANDLER_DO_DEFAULT
2526 && !PGM_PHYS_RW_IS_SUCCESS(rcStrict))
2527 {
2528 pgmPhysReleaseInternalPageMappingLock(pVM, &PgMpLck);
2529 return rcStrict;
2530 }
2531 }
2532 else if (rc == VERR_NOT_FOUND)
2533 AssertLogRelMsgFailed(("rc=%Rrc GCPhys=%RGp cb=%#x\n", rc, GCPhys, cb));
2534 else
2535 AssertLogRelMsgFailedReturn(("rc=%Rrc GCPhys=%RGp cb=%#x\n", rc, GCPhys, cb), rc);
2536 }
2537
2538 /*
2539 * Take the default action.
2540 */
2541 if (rcStrict == VINF_PGM_HANDLER_DO_DEFAULT)
2542 {
2543 memcpy(pvBuf, pvSrc, cb);
2544 rcStrict = VINF_SUCCESS;
2545 }
2546 pgmPhysReleaseInternalPageMappingLock(pVM, &PgMpLck);
2547 return rcStrict;
2548}
2549
2550
2551/**
2552 * Read physical memory.
2553 *
2554 * This API respects access handlers and MMIO. Use PGMPhysSimpleReadGCPhys() if you
2555 * want to ignore those.
2556 *
2557 * @returns Strict VBox status code in raw-mode and ring-0, normal VBox status
2558 * code in ring-3. Use PGM_PHYS_RW_IS_SUCCESS to check.
2559 * @retval VINF_SUCCESS in all context - read completed.
2560 *
2561 * @retval VINF_EM_OFF in RC and R0 - read completed.
2562 * @retval VINF_EM_SUSPEND in RC and R0 - read completed.
2563 * @retval VINF_EM_RESET in RC and R0 - read completed.
2564 * @retval VINF_EM_HALT in RC and R0 - read completed.
2565 * @retval VINF_SELM_SYNC_GDT in RC only - read completed.
2566 *
2567 * @retval VINF_EM_DBG_STOP in RC and R0 - read completed.
2568 * @retval VINF_EM_DBG_BREAKPOINT in RC and R0 - read completed.
2569 * @retval VINF_EM_RAW_EMULATE_INSTR in RC and R0 only.
2570 *
2571 * @retval VINF_IOM_R3_MMIO_READ in RC and R0.
2572 * @retval VINF_IOM_R3_MMIO_READ_WRITE in RC and R0.
2573 *
2574 * @retval VINF_PATM_CHECK_PATCH_PAGE in RC only.
2575 *
2576 * @retval VERR_PGM_PHYS_WR_HIT_HANDLER in RC and R0 for access origins that
2577 * haven't been cleared for strict status codes yet.
2578 *
2579 * @param pVM The cross context VM structure.
2580 * @param GCPhys Physical address start reading from.
2581 * @param pvBuf Where to put the read bits.
2582 * @param cbRead How many bytes to read.
2583 * @param enmOrigin The origin of this call.
2584 */
2585VMMDECL(VBOXSTRICTRC) PGMPhysRead(PVMCC pVM, RTGCPHYS GCPhys, void *pvBuf, size_t cbRead, PGMACCESSORIGIN enmOrigin)
2586{
2587 AssertMsgReturn(cbRead > 0, ("don't even think about reading zero bytes!\n"), VINF_SUCCESS);
2588 LogFlow(("PGMPhysRead: %RGp %d\n", GCPhys, cbRead));
2589
2590 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PhysRead));
2591 STAM_COUNTER_ADD(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PhysReadBytes), cbRead);
2592
2593 PGM_LOCK_VOID(pVM);
2594
2595 /*
2596 * Copy loop on ram ranges.
2597 */
2598 VBOXSTRICTRC rcStrict = VINF_SUCCESS;
2599 PPGMRAMRANGE pRam = pgmPhysGetRangeAtOrAbove(pVM, GCPhys);
2600 for (;;)
2601 {
2602 /* Inside range or not? */
2603 if (pRam && GCPhys >= pRam->GCPhys)
2604 {
2605 /*
2606 * Must work our way thru this page by page.
2607 */
2608 RTGCPHYS off = GCPhys - pRam->GCPhys;
2609 while (off < pRam->cb)
2610 {
2611 unsigned iPage = off >> GUEST_PAGE_SHIFT;
2612 PPGMPAGE pPage = &pRam->aPages[iPage];
2613 size_t cb = GUEST_PAGE_SIZE - (off & GUEST_PAGE_OFFSET_MASK);
2614 if (cb > cbRead)
2615 cb = cbRead;
2616
2617 /*
2618 * Normal page? Get the pointer to it.
2619 */
2620 if ( !PGM_PAGE_HAS_ACTIVE_ALL_HANDLERS(pPage)
2621 && !PGM_PAGE_IS_SPECIAL_ALIAS_MMIO(pPage))
2622 {
2623 /*
2624 * Get the pointer to the page.
2625 */
2626 PGMPAGEMAPLOCK PgMpLck;
2627 const void *pvSrc;
2628 int rc = pgmPhysGCPhys2CCPtrInternalReadOnly(pVM, pPage, pRam->GCPhys + off, &pvSrc, &PgMpLck);
2629 if (RT_SUCCESS(rc))
2630 {
2631 memcpy(pvBuf, pvSrc, cb);
2632 pgmPhysReleaseInternalPageMappingLock(pVM, &PgMpLck);
2633 }
2634 else
2635 {
2636 AssertLogRelMsgFailed(("pgmPhysGCPhys2CCPtrInternalReadOnly failed on %RGp / %R[pgmpage] -> %Rrc\n",
2637 pRam->GCPhys + off, pPage, rc));
2638 memset(pvBuf, 0xff, cb);
2639 }
2640 }
2641 /*
2642 * Have ALL/MMIO access handlers.
2643 */
2644 else
2645 {
2646 VBOXSTRICTRC rcStrict2 = pgmPhysReadHandler(pVM, pPage, pRam->GCPhys + off, pvBuf, cb, enmOrigin);
2647 if (PGM_PHYS_RW_IS_SUCCESS(rcStrict2))
2648 PGM_PHYS_RW_DO_UPDATE_STRICT_RC(rcStrict, rcStrict2);
2649 else
2650 {
2651 /* Set the remaining buffer to a known value. */
2652 memset(pvBuf, 0xff, cbRead);
2653 PGM_UNLOCK(pVM);
2654 return rcStrict2;
2655 }
2656 }
2657
2658 /* next page */
2659 if (cb >= cbRead)
2660 {
2661 PGM_UNLOCK(pVM);
2662 return rcStrict;
2663 }
2664 cbRead -= cb;
2665 off += cb;
2666 pvBuf = (char *)pvBuf + cb;
2667 } /* walk pages in ram range. */
2668
2669 GCPhys = pRam->GCPhysLast + 1;
2670 }
2671 else
2672 {
2673 LogFlow(("PGMPhysRead: Unassigned %RGp size=%u\n", GCPhys, cbRead));
2674
2675 /*
2676 * Unassigned address space.
2677 */
2678 size_t cb = pRam ? pRam->GCPhys - GCPhys : ~(size_t)0;
2679 if (cb >= cbRead)
2680 {
2681 memset(pvBuf, 0xff, cbRead);
2682 break;
2683 }
2684 memset(pvBuf, 0xff, cb);
2685
2686 cbRead -= cb;
2687 pvBuf = (char *)pvBuf + cb;
2688 GCPhys += cb;
2689 }
2690
2691 /* Advance range if necessary. */
2692 while (pRam && GCPhys > pRam->GCPhysLast)
2693 pRam = pRam->CTX_SUFF(pNext);
2694 } /* Ram range walk */
2695
2696 PGM_UNLOCK(pVM);
2697 return rcStrict;
2698}
2699
2700
2701/**
2702 * Deals with writing to a page with one or more WRITE or ALL access handlers.
2703 *
2704 * @returns Strict VBox status code in ring-0 and raw-mode, ignorable in ring-3.
2705 * See PGM_HANDLER_PHYS_IS_VALID_STATUS and
2706 * PGM_HANDLER_VIRT_IS_VALID_STATUS for details.
2707 *
2708 * @param pVM The cross context VM structure.
2709 * @param pPage The page descriptor.
2710 * @param GCPhys The physical address to start writing at.
2711 * @param pvBuf What to write.
2712 * @param cbWrite How much to write - less or equal to a page.
2713 * @param enmOrigin The origin of this call.
2714 */
2715static VBOXSTRICTRC pgmPhysWriteHandler(PVMCC pVM, PPGMPAGE pPage, RTGCPHYS GCPhys, void const *pvBuf, size_t cbWrite,
2716 PGMACCESSORIGIN enmOrigin)
2717{
2718 PGMPAGEMAPLOCK PgMpLck;
2719 void *pvDst = NULL;
2720 VBOXSTRICTRC rcStrict;
2721
2722 /*
2723 * Give priority to physical handlers (like #PF does).
2724 *
2725 * Hope for a lonely physical handler first that covers the whole write
2726 * area. This should be a pretty frequent case with MMIO and the heavy
2727 * usage of full page handlers in the page pool.
2728 */
2729 PVMCPUCC pVCpu = VMMGetCpu(pVM);
2730 PPGMPHYSHANDLER pCur;
2731 rcStrict = pgmHandlerPhysicalLookup(pVM, GCPhys, &pCur);
2732 if (RT_SUCCESS(rcStrict))
2733 {
2734 Assert(GCPhys >= pCur->Key && GCPhys <= pCur->KeyLast);
2735#ifndef IN_RING3
2736 if (enmOrigin != PGMACCESSORIGIN_IEM)
2737 /* Cannot reliably handle informational status codes in this context */
2738 return VERR_PGM_PHYS_WR_HIT_HANDLER;
2739#endif
2740 size_t cbRange = pCur->KeyLast - GCPhys + 1;
2741 if (cbRange > cbWrite)
2742 cbRange = cbWrite;
2743
2744 Assert(PGMPHYSHANDLER_GET_TYPE(pVM, pCur)->pfnHandler);
2745 Log5(("pgmPhysWriteHandler: GCPhys=%RGp cbRange=%#x pPage=%R[pgmpage] phys %s\n",
2746 GCPhys, cbRange, pPage, R3STRING(pCur->pszDesc) ));
2747 if (!PGM_PAGE_IS_MMIO_OR_SPECIAL_ALIAS(pPage))
2748 rcStrict = pgmPhysGCPhys2CCPtrInternal(pVM, pPage, GCPhys, &pvDst, &PgMpLck);
2749 else
2750 rcStrict = VINF_SUCCESS;
2751 if (RT_SUCCESS(rcStrict))
2752 {
2753 PCPGMPHYSHANDLERTYPEINT const pCurType = PGMPHYSHANDLER_GET_TYPE_NO_NULL(pVM, pCur);
2754 PFNPGMPHYSHANDLER const pfnHandler = pCurType->pfnHandler;
2755 uint64_t const uUser = !pCurType->fRing0DevInsIdx ? pCur->uUser
2756 : (uintptr_t)PDMDeviceRing0IdxToInstance(pVM, pCur->uUser);
2757 STAM_PROFILE_START(&pCur->Stat, h);
2758
2759 /* Most handlers will want to release the PGM lock for deadlock prevention
2760 (esp. MMIO), though some PGM internal ones like the page pool and MMIO2
2761 dirty page trackers will want to keep it for performance reasons. */
2762 PGM_LOCK_ASSERT_OWNER(pVM);
2763 if (pCurType->fKeepPgmLock)
2764 rcStrict = pfnHandler(pVM, pVCpu, GCPhys, pvDst, (void *)pvBuf, cbRange, PGMACCESSTYPE_WRITE, enmOrigin, uUser);
2765 else
2766 {
2767 PGM_UNLOCK(pVM);
2768 rcStrict = pfnHandler(pVM, pVCpu, GCPhys, pvDst, (void *)pvBuf, cbRange, PGMACCESSTYPE_WRITE, enmOrigin, uUser);
2769 PGM_LOCK_VOID(pVM);
2770 }
2771
2772 STAM_PROFILE_STOP(&pCur->Stat, h); /* no locking needed, entry is unlikely reused before we get here. */
2773 pCur = NULL; /* might not be valid anymore. */
2774 if (rcStrict == VINF_PGM_HANDLER_DO_DEFAULT)
2775 {
2776 if (pvDst)
2777 memcpy(pvDst, pvBuf, cbRange);
2778 rcStrict = VINF_SUCCESS;
2779 }
2780 else
2781 AssertLogRelMsg(PGM_HANDLER_PHYS_IS_VALID_STATUS(rcStrict, true),
2782 ("rcStrict=%Rrc GCPhys=%RGp pPage=%R[pgmpage] %s\n",
2783 VBOXSTRICTRC_VAL(rcStrict), GCPhys, pPage, pCur ? R3STRING(pCur->pszDesc) : ""));
2784 }
2785 else
2786 AssertLogRelMsgFailedReturn(("pgmPhysGCPhys2CCPtrInternal failed on %RGp / %R[pgmpage] -> %Rrc\n",
2787 GCPhys, pPage, VBOXSTRICTRC_VAL(rcStrict)), rcStrict);
2788 if (RT_LIKELY(cbRange == cbWrite) || !PGM_PHYS_RW_IS_SUCCESS(rcStrict))
2789 {
2790 if (pvDst)
2791 pgmPhysReleaseInternalPageMappingLock(pVM, &PgMpLck);
2792 return rcStrict;
2793 }
2794
2795 /* more fun to be had below */
2796 cbWrite -= cbRange;
2797 GCPhys += cbRange;
2798 pvBuf = (uint8_t *)pvBuf + cbRange;
2799 pvDst = (uint8_t *)pvDst + cbRange;
2800 }
2801 else if (rcStrict == VERR_NOT_FOUND) /* The handler is somewhere else in the page, deal with it below. */
2802 rcStrict = VINF_SUCCESS;
2803 else
2804 AssertMsgFailedReturn(("rcStrict=%Rrc GCPhys=%RGp\n", VBOXSTRICTRC_VAL(rcStrict), GCPhys), rcStrict);
2805 Assert(!PGM_PAGE_IS_MMIO_OR_ALIAS(pPage)); /* MMIO handlers are all GUEST_PAGE_SIZEed! */
2806
2807 /*
2808 * Deal with all the odd ends (used to be deal with virt+phys).
2809 */
2810 Assert(rcStrict != VINF_PGM_HANDLER_DO_DEFAULT);
2811
2812 /* We need a writable destination page. */
2813 if (!pvDst)
2814 {
2815 int rc2 = pgmPhysGCPhys2CCPtrInternal(pVM, pPage, GCPhys, &pvDst, &PgMpLck);
2816 AssertLogRelMsgReturn(RT_SUCCESS(rc2),
2817 ("pgmPhysGCPhys2CCPtrInternal failed on %RGp / %R[pgmpage] -> %Rrc\n", GCPhys, pPage, rc2),
2818 rc2);
2819 }
2820
2821 /** @todo clean up this code some more now there are no virtual handlers any
2822 * more. */
2823 /* The loop state (big + ugly). */
2824 PPGMPHYSHANDLER pPhys = NULL;
2825 uint32_t offPhys = GUEST_PAGE_SIZE;
2826 uint32_t offPhysLast = GUEST_PAGE_SIZE;
2827 bool fMorePhys = PGM_PAGE_HAS_ACTIVE_PHYSICAL_HANDLERS(pPage);
2828
2829 /* The loop. */
2830 for (;;)
2831 {
2832 if (fMorePhys && !pPhys)
2833 {
2834 rcStrict = pgmHandlerPhysicalLookup(pVM, GCPhys, &pPhys);
2835 if (RT_SUCCESS_NP(rcStrict))
2836 {
2837 offPhys = 0;
2838 offPhysLast = pPhys->KeyLast - GCPhys; /* ASSUMES < 4GB handlers... */
2839 }
2840 else
2841 {
2842 AssertMsgReturn(rcStrict == VERR_NOT_FOUND, ("%Rrc GCPhys=%RGp\n", VBOXSTRICTRC_VAL(rcStrict), GCPhys), rcStrict);
2843
2844 rcStrict = pVM->VMCC_CTX(pgm).s.pPhysHandlerTree->lookupMatchingOrAbove(&pVM->VMCC_CTX(pgm).s.PhysHandlerAllocator,
2845 GCPhys, &pPhys);
2846 AssertMsgReturn(RT_SUCCESS(rcStrict) || rcStrict == VERR_NOT_FOUND,
2847 ("%Rrc GCPhys=%RGp\n", VBOXSTRICTRC_VAL(rcStrict), GCPhys), rcStrict);
2848
2849 if ( RT_SUCCESS(rcStrict)
2850 && pPhys->Key <= GCPhys + (cbWrite - 1))
2851 {
2852 offPhys = pPhys->Key - GCPhys;
2853 offPhysLast = pPhys->KeyLast - GCPhys; /* ASSUMES < 4GB handlers... */
2854 Assert(pPhys->KeyLast - pPhys->Key < _4G);
2855 }
2856 else
2857 {
2858 pPhys = NULL;
2859 fMorePhys = false;
2860 offPhys = offPhysLast = GUEST_PAGE_SIZE;
2861 }
2862 }
2863 }
2864
2865 /*
2866 * Handle access to space without handlers (that's easy).
2867 */
2868 VBOXSTRICTRC rcStrict2 = VINF_PGM_HANDLER_DO_DEFAULT;
2869 uint32_t cbRange = (uint32_t)cbWrite;
2870 Assert(cbRange == cbWrite);
2871
2872 /*
2873 * Physical handler.
2874 */
2875 if (!offPhys)
2876 {
2877#ifndef IN_RING3
2878 if (enmOrigin != PGMACCESSORIGIN_IEM)
2879 /* Cannot reliably handle informational status codes in this context */
2880 return VERR_PGM_PHYS_WR_HIT_HANDLER;
2881#endif
2882 if (cbRange > offPhysLast + 1)
2883 cbRange = offPhysLast + 1;
2884
2885 PCPGMPHYSHANDLERTYPEINT const pCurType = PGMPHYSHANDLER_GET_TYPE_NO_NULL(pVM, pPhys);
2886 PFNPGMPHYSHANDLER const pfnHandler = pCurType->pfnHandler;
2887 uint64_t const uUser = !pCurType->fRing0DevInsIdx ? pPhys->uUser
2888 : (uintptr_t)PDMDeviceRing0IdxToInstance(pVM, pPhys->uUser);
2889
2890 Log5(("pgmPhysWriteHandler: GCPhys=%RGp cbRange=%#x pPage=%R[pgmpage] phys %s\n", GCPhys, cbRange, pPage, R3STRING(pPhys->pszDesc) ));
2891 STAM_PROFILE_START(&pPhys->Stat, h);
2892
2893 /* Most handlers will want to release the PGM lock for deadlock prevention
2894 (esp. MMIO), though some PGM internal ones like the page pool and MMIO2
2895 dirty page trackers will want to keep it for performance reasons. */
2896 PGM_LOCK_ASSERT_OWNER(pVM);
2897 if (pCurType->fKeepPgmLock)
2898 rcStrict2 = pfnHandler(pVM, pVCpu, GCPhys, pvDst, (void *)pvBuf, cbRange, PGMACCESSTYPE_WRITE, enmOrigin, uUser);
2899 else
2900 {
2901 PGM_UNLOCK(pVM);
2902 rcStrict2 = pfnHandler(pVM, pVCpu, GCPhys, pvDst, (void *)pvBuf, cbRange, PGMACCESSTYPE_WRITE, enmOrigin, uUser);
2903 PGM_LOCK_VOID(pVM);
2904 }
2905
2906 STAM_PROFILE_STOP(&pPhys->Stat, h); /* no locking needed, entry is unlikely reused before we get here. */
2907 pPhys = NULL; /* might not be valid anymore. */
2908 AssertLogRelMsg(PGM_HANDLER_PHYS_IS_VALID_STATUS(rcStrict2, true),
2909 ("rcStrict2=%Rrc (rcStrict=%Rrc) GCPhys=%RGp pPage=%R[pgmpage] %s\n", VBOXSTRICTRC_VAL(rcStrict2),
2910 VBOXSTRICTRC_VAL(rcStrict), GCPhys, pPage, pPhys ? R3STRING(pPhys->pszDesc) : ""));
2911 }
2912
2913 /*
2914 * Execute the default action and merge the status codes.
2915 */
2916 if (rcStrict2 == VINF_PGM_HANDLER_DO_DEFAULT)
2917 {
2918 memcpy(pvDst, pvBuf, cbRange);
2919 rcStrict2 = VINF_SUCCESS;
2920 }
2921 else if (!PGM_PHYS_RW_IS_SUCCESS(rcStrict2))
2922 {
2923 pgmPhysReleaseInternalPageMappingLock(pVM, &PgMpLck);
2924 return rcStrict2;
2925 }
2926 else
2927 PGM_PHYS_RW_DO_UPDATE_STRICT_RC(rcStrict, rcStrict2);
2928
2929 /*
2930 * Advance if we've got more stuff to do.
2931 */
2932 if (cbRange >= cbWrite)
2933 {
2934 pgmPhysReleaseInternalPageMappingLock(pVM, &PgMpLck);
2935 return rcStrict;
2936 }
2937
2938
2939 cbWrite -= cbRange;
2940 GCPhys += cbRange;
2941 pvBuf = (uint8_t *)pvBuf + cbRange;
2942 pvDst = (uint8_t *)pvDst + cbRange;
2943
2944 offPhys -= cbRange;
2945 offPhysLast -= cbRange;
2946 }
2947}
2948
2949
2950/**
2951 * Write to physical memory.
2952 *
2953 * This API respects access handlers and MMIO. Use PGMPhysSimpleWriteGCPhys() if you
2954 * want to ignore those.
2955 *
2956 * @returns Strict VBox status code in raw-mode and ring-0, normal VBox status
2957 * code in ring-3. Use PGM_PHYS_RW_IS_SUCCESS to check.
2958 * @retval VINF_SUCCESS in all context - write completed.
2959 *
2960 * @retval VINF_EM_OFF in RC and R0 - write completed.
2961 * @retval VINF_EM_SUSPEND in RC and R0 - write completed.
2962 * @retval VINF_EM_RESET in RC and R0 - write completed.
2963 * @retval VINF_EM_HALT in RC and R0 - write completed.
2964 * @retval VINF_SELM_SYNC_GDT in RC only - write completed.
2965 *
2966 * @retval VINF_EM_DBG_STOP in RC and R0 - write completed.
2967 * @retval VINF_EM_DBG_BREAKPOINT in RC and R0 - write completed.
2968 * @retval VINF_EM_RAW_EMULATE_INSTR in RC and R0 only.
2969 *
2970 * @retval VINF_IOM_R3_MMIO_WRITE in RC and R0.
2971 * @retval VINF_IOM_R3_MMIO_READ_WRITE in RC and R0.
2972 * @retval VINF_IOM_R3_MMIO_COMMIT_WRITE in RC and R0.
2973 *
2974 * @retval VINF_EM_RAW_EMULATE_INSTR_GDT_FAULT in RC only - write completed.
2975 * @retval VINF_EM_RAW_EMULATE_INSTR_LDT_FAULT in RC only.
2976 * @retval VINF_EM_RAW_EMULATE_INSTR_TSS_FAULT in RC only.
2977 * @retval VINF_EM_RAW_EMULATE_INSTR_IDT_FAULT in RC only.
2978 * @retval VINF_CSAM_PENDING_ACTION in RC only.
2979 * @retval VINF_PATM_CHECK_PATCH_PAGE in RC only.
2980 *
2981 * @retval VERR_PGM_PHYS_WR_HIT_HANDLER in RC and R0 for access origins that
2982 * haven't been cleared for strict status codes yet.
2983 *
2984 *
2985 * @param pVM The cross context VM structure.
2986 * @param GCPhys Physical address to write to.
2987 * @param pvBuf What to write.
2988 * @param cbWrite How many bytes to write.
2989 * @param enmOrigin Who is calling.
2990 */
2991VMMDECL(VBOXSTRICTRC) PGMPhysWrite(PVMCC pVM, RTGCPHYS GCPhys, const void *pvBuf, size_t cbWrite, PGMACCESSORIGIN enmOrigin)
2992{
2993 AssertMsg(!pVM->pgm.s.fNoMorePhysWrites, ("Calling PGMPhysWrite after pgmR3Save()! enmOrigin=%d\n", enmOrigin));
2994 AssertMsgReturn(cbWrite > 0, ("don't even think about writing zero bytes!\n"), VINF_SUCCESS);
2995 LogFlow(("PGMPhysWrite: %RGp %d\n", GCPhys, cbWrite));
2996
2997 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PhysWrite));
2998 STAM_COUNTER_ADD(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PhysWriteBytes), cbWrite);
2999
3000 PGM_LOCK_VOID(pVM);
3001
3002 /*
3003 * Copy loop on ram ranges.
3004 */
3005 VBOXSTRICTRC rcStrict = VINF_SUCCESS;
3006 PPGMRAMRANGE pRam = pgmPhysGetRangeAtOrAbove(pVM, GCPhys);
3007 for (;;)
3008 {
3009 /* Inside range or not? */
3010 if (pRam && GCPhys >= pRam->GCPhys)
3011 {
3012 /*
3013 * Must work our way thru this page by page.
3014 */
3015 RTGCPTR off = GCPhys - pRam->GCPhys;
3016 while (off < pRam->cb)
3017 {
3018 RTGCPTR iPage = off >> GUEST_PAGE_SHIFT;
3019 PPGMPAGE pPage = &pRam->aPages[iPage];
3020 size_t cb = GUEST_PAGE_SIZE - (off & GUEST_PAGE_OFFSET_MASK);
3021 if (cb > cbWrite)
3022 cb = cbWrite;
3023
3024 /*
3025 * Normal page? Get the pointer to it.
3026 */
3027 if ( !PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage)
3028 && !PGM_PAGE_IS_SPECIAL_ALIAS_MMIO(pPage))
3029 {
3030 PGMPAGEMAPLOCK PgMpLck;
3031 void *pvDst;
3032 int rc = pgmPhysGCPhys2CCPtrInternal(pVM, pPage, pRam->GCPhys + off, &pvDst, &PgMpLck);
3033 if (RT_SUCCESS(rc))
3034 {
3035 Assert(!PGM_PAGE_IS_BALLOONED(pPage));
3036 memcpy(pvDst, pvBuf, cb);
3037 pgmPhysReleaseInternalPageMappingLock(pVM, &PgMpLck);
3038 }
3039 /* Ignore writes to ballooned pages. */
3040 else if (!PGM_PAGE_IS_BALLOONED(pPage))
3041 AssertLogRelMsgFailed(("pgmPhysGCPhys2CCPtrInternal failed on %RGp / %R[pgmpage] -> %Rrc\n",
3042 pRam->GCPhys + off, pPage, rc));
3043 }
3044 /*
3045 * Active WRITE or ALL access handlers.
3046 */
3047 else
3048 {
3049 VBOXSTRICTRC rcStrict2 = pgmPhysWriteHandler(pVM, pPage, pRam->GCPhys + off, pvBuf, cb, enmOrigin);
3050 if (PGM_PHYS_RW_IS_SUCCESS(rcStrict2))
3051 PGM_PHYS_RW_DO_UPDATE_STRICT_RC(rcStrict, rcStrict2);
3052 else
3053 {
3054 PGM_UNLOCK(pVM);
3055 return rcStrict2;
3056 }
3057 }
3058
3059 /* next page */
3060 if (cb >= cbWrite)
3061 {
3062 PGM_UNLOCK(pVM);
3063 return rcStrict;
3064 }
3065
3066 cbWrite -= cb;
3067 off += cb;
3068 pvBuf = (const char *)pvBuf + cb;
3069 } /* walk pages in ram range */
3070
3071 GCPhys = pRam->GCPhysLast + 1;
3072 }
3073 else
3074 {
3075 /*
3076 * Unassigned address space, skip it.
3077 */
3078 if (!pRam)
3079 break;
3080 size_t cb = pRam->GCPhys - GCPhys;
3081 if (cb >= cbWrite)
3082 break;
3083 cbWrite -= cb;
3084 pvBuf = (const char *)pvBuf + cb;
3085 GCPhys += cb;
3086 }
3087
3088 /* Advance range if necessary. */
3089 while (pRam && GCPhys > pRam->GCPhysLast)
3090 pRam = pRam->CTX_SUFF(pNext);
3091 } /* Ram range walk */
3092
3093 PGM_UNLOCK(pVM);
3094 return rcStrict;
3095}
3096
3097
3098/**
3099 * Read from guest physical memory by GC physical address, bypassing
3100 * MMIO and access handlers.
3101 *
3102 * @returns VBox status code.
3103 * @param pVM The cross context VM structure.
3104 * @param pvDst The destination address.
3105 * @param GCPhysSrc The source address (GC physical address).
3106 * @param cb The number of bytes to read.
3107 */
3108VMMDECL(int) PGMPhysSimpleReadGCPhys(PVMCC pVM, void *pvDst, RTGCPHYS GCPhysSrc, size_t cb)
3109{
3110 /*
3111 * Treat the first page as a special case.
3112 */
3113 if (!cb)
3114 return VINF_SUCCESS;
3115
3116 /* map the 1st page */
3117 void const *pvSrc;
3118 PGMPAGEMAPLOCK Lock;
3119 int rc = PGMPhysGCPhys2CCPtrReadOnly(pVM, GCPhysSrc, &pvSrc, &Lock);
3120 if (RT_FAILURE(rc))
3121 return rc;
3122
3123 /* optimize for the case where access is completely within the first page. */
3124 size_t cbPage = GUEST_PAGE_SIZE - (GCPhysSrc & GUEST_PAGE_OFFSET_MASK);
3125 if (RT_LIKELY(cb <= cbPage))
3126 {
3127 memcpy(pvDst, pvSrc, cb);
3128 PGMPhysReleasePageMappingLock(pVM, &Lock);
3129 return VINF_SUCCESS;
3130 }
3131
3132 /* copy to the end of the page. */
3133 memcpy(pvDst, pvSrc, cbPage);
3134 PGMPhysReleasePageMappingLock(pVM, &Lock);
3135 GCPhysSrc += cbPage;
3136 pvDst = (uint8_t *)pvDst + cbPage;
3137 cb -= cbPage;
3138
3139 /*
3140 * Page by page.
3141 */
3142 for (;;)
3143 {
3144 /* map the page */
3145 rc = PGMPhysGCPhys2CCPtrReadOnly(pVM, GCPhysSrc, &pvSrc, &Lock);
3146 if (RT_FAILURE(rc))
3147 return rc;
3148
3149 /* last page? */
3150 if (cb <= GUEST_PAGE_SIZE)
3151 {
3152 memcpy(pvDst, pvSrc, cb);
3153 PGMPhysReleasePageMappingLock(pVM, &Lock);
3154 return VINF_SUCCESS;
3155 }
3156
3157 /* copy the entire page and advance */
3158 memcpy(pvDst, pvSrc, GUEST_PAGE_SIZE);
3159 PGMPhysReleasePageMappingLock(pVM, &Lock);
3160 GCPhysSrc += GUEST_PAGE_SIZE;
3161 pvDst = (uint8_t *)pvDst + GUEST_PAGE_SIZE;
3162 cb -= GUEST_PAGE_SIZE;
3163 }
3164 /* won't ever get here. */
3165}
3166
3167
3168/**
3169 * Write to guest physical memory referenced by GC pointer.
3170 * Write memory to GC physical address in guest physical memory.
3171 *
3172 * This will bypass MMIO and access handlers.
3173 *
3174 * @returns VBox status code.
3175 * @param pVM The cross context VM structure.
3176 * @param GCPhysDst The GC physical address of the destination.
3177 * @param pvSrc The source buffer.
3178 * @param cb The number of bytes to write.
3179 */
3180VMMDECL(int) PGMPhysSimpleWriteGCPhys(PVMCC pVM, RTGCPHYS GCPhysDst, const void *pvSrc, size_t cb)
3181{
3182 LogFlow(("PGMPhysSimpleWriteGCPhys: %RGp %zu\n", GCPhysDst, cb));
3183
3184 /*
3185 * Treat the first page as a special case.
3186 */
3187 if (!cb)
3188 return VINF_SUCCESS;
3189
3190 /* map the 1st page */
3191 void *pvDst;
3192 PGMPAGEMAPLOCK Lock;
3193 int rc = PGMPhysGCPhys2CCPtr(pVM, GCPhysDst, &pvDst, &Lock);
3194 if (RT_FAILURE(rc))
3195 return rc;
3196
3197 /* optimize for the case where access is completely within the first page. */
3198 size_t cbPage = GUEST_PAGE_SIZE - (GCPhysDst & GUEST_PAGE_OFFSET_MASK);
3199 if (RT_LIKELY(cb <= cbPage))
3200 {
3201 memcpy(pvDst, pvSrc, cb);
3202 PGMPhysReleasePageMappingLock(pVM, &Lock);
3203 return VINF_SUCCESS;
3204 }
3205
3206 /* copy to the end of the page. */
3207 memcpy(pvDst, pvSrc, cbPage);
3208 PGMPhysReleasePageMappingLock(pVM, &Lock);
3209 GCPhysDst += cbPage;
3210 pvSrc = (const uint8_t *)pvSrc + cbPage;
3211 cb -= cbPage;
3212
3213 /*
3214 * Page by page.
3215 */
3216 for (;;)
3217 {
3218 /* map the page */
3219 rc = PGMPhysGCPhys2CCPtr(pVM, GCPhysDst, &pvDst, &Lock);
3220 if (RT_FAILURE(rc))
3221 return rc;
3222
3223 /* last page? */
3224 if (cb <= GUEST_PAGE_SIZE)
3225 {
3226 memcpy(pvDst, pvSrc, cb);
3227 PGMPhysReleasePageMappingLock(pVM, &Lock);
3228 return VINF_SUCCESS;
3229 }
3230
3231 /* copy the entire page and advance */
3232 memcpy(pvDst, pvSrc, GUEST_PAGE_SIZE);
3233 PGMPhysReleasePageMappingLock(pVM, &Lock);
3234 GCPhysDst += GUEST_PAGE_SIZE;
3235 pvSrc = (const uint8_t *)pvSrc + GUEST_PAGE_SIZE;
3236 cb -= GUEST_PAGE_SIZE;
3237 }
3238 /* won't ever get here. */
3239}
3240
3241
3242/**
3243 * Read from guest physical memory referenced by GC pointer.
3244 *
3245 * This function uses the current CR3/CR0/CR4 of the guest and will
3246 * bypass access handlers and not set any accessed bits.
3247 *
3248 * @returns VBox status code.
3249 * @param pVCpu The cross context virtual CPU structure of the calling EMT.
3250 * @param pvDst The destination address.
3251 * @param GCPtrSrc The source address (GC pointer).
3252 * @param cb The number of bytes to read.
3253 */
3254VMMDECL(int) PGMPhysSimpleReadGCPtr(PVMCPUCC pVCpu, void *pvDst, RTGCPTR GCPtrSrc, size_t cb)
3255{
3256 PVMCC pVM = pVCpu->CTX_SUFF(pVM);
3257/** @todo fix the macro / state handling: VMCPU_ASSERT_EMT_OR_GURU(pVCpu); */
3258
3259 /*
3260 * Treat the first page as a special case.
3261 */
3262 if (!cb)
3263 return VINF_SUCCESS;
3264
3265 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PhysSimpleRead));
3266 STAM_COUNTER_ADD(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PhysSimpleReadBytes), cb);
3267
3268 /* Take the PGM lock here, because many called functions take the lock for a very short period. That's counter-productive
3269 * when many VCPUs are fighting for the lock.
3270 */
3271 PGM_LOCK_VOID(pVM);
3272
3273 /* map the 1st page */
3274 void const *pvSrc;
3275 PGMPAGEMAPLOCK Lock;
3276 int rc = PGMPhysGCPtr2CCPtrReadOnly(pVCpu, GCPtrSrc, &pvSrc, &Lock);
3277 if (RT_FAILURE(rc))
3278 {
3279 PGM_UNLOCK(pVM);
3280 return rc;
3281 }
3282
3283 /* optimize for the case where access is completely within the first page. */
3284 size_t cbPage = GUEST_PAGE_SIZE - ((RTGCUINTPTR)GCPtrSrc & GUEST_PAGE_OFFSET_MASK);
3285 if (RT_LIKELY(cb <= cbPage))
3286 {
3287 memcpy(pvDst, pvSrc, cb);
3288 PGMPhysReleasePageMappingLock(pVM, &Lock);
3289 PGM_UNLOCK(pVM);
3290 return VINF_SUCCESS;
3291 }
3292
3293 /* copy to the end of the page. */
3294 memcpy(pvDst, pvSrc, cbPage);
3295 PGMPhysReleasePageMappingLock(pVM, &Lock);
3296 GCPtrSrc = (RTGCPTR)((RTGCUINTPTR)GCPtrSrc + cbPage);
3297 pvDst = (uint8_t *)pvDst + cbPage;
3298 cb -= cbPage;
3299
3300 /*
3301 * Page by page.
3302 */
3303 for (;;)
3304 {
3305 /* map the page */
3306 rc = PGMPhysGCPtr2CCPtrReadOnly(pVCpu, GCPtrSrc, &pvSrc, &Lock);
3307 if (RT_FAILURE(rc))
3308 {
3309 PGM_UNLOCK(pVM);
3310 return rc;
3311 }
3312
3313 /* last page? */
3314 if (cb <= GUEST_PAGE_SIZE)
3315 {
3316 memcpy(pvDst, pvSrc, cb);
3317 PGMPhysReleasePageMappingLock(pVM, &Lock);
3318 PGM_UNLOCK(pVM);
3319 return VINF_SUCCESS;
3320 }
3321
3322 /* copy the entire page and advance */
3323 memcpy(pvDst, pvSrc, GUEST_PAGE_SIZE);
3324 PGMPhysReleasePageMappingLock(pVM, &Lock);
3325 GCPtrSrc = (RTGCPTR)((RTGCUINTPTR)GCPtrSrc + GUEST_PAGE_SIZE);
3326 pvDst = (uint8_t *)pvDst + GUEST_PAGE_SIZE;
3327 cb -= GUEST_PAGE_SIZE;
3328 }
3329 /* won't ever get here. */
3330}
3331
3332
3333/**
3334 * Write to guest physical memory referenced by GC pointer.
3335 *
3336 * This function uses the current CR3/CR0/CR4 of the guest and will
3337 * bypass access handlers and not set dirty or accessed bits.
3338 *
3339 * @returns VBox status code.
3340 * @param pVCpu The cross context virtual CPU structure of the calling EMT.
3341 * @param GCPtrDst The destination address (GC pointer).
3342 * @param pvSrc The source address.
3343 * @param cb The number of bytes to write.
3344 */
3345VMMDECL(int) PGMPhysSimpleWriteGCPtr(PVMCPUCC pVCpu, RTGCPTR GCPtrDst, const void *pvSrc, size_t cb)
3346{
3347 PVMCC pVM = pVCpu->CTX_SUFF(pVM);
3348 VMCPU_ASSERT_EMT(pVCpu);
3349
3350 /*
3351 * Treat the first page as a special case.
3352 */
3353 if (!cb)
3354 return VINF_SUCCESS;
3355
3356 STAM_COUNTER_INC(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PhysSimpleWrite));
3357 STAM_COUNTER_ADD(&pVM->pgm.s.Stats.CTX_MID_Z(Stat,PhysSimpleWriteBytes), cb);
3358
3359 /* map the 1st page */
3360 void *pvDst;
3361 PGMPAGEMAPLOCK Lock;
3362 int rc = PGMPhysGCPtr2CCPtr(pVCpu, GCPtrDst, &pvDst, &Lock);
3363 if (RT_FAILURE(rc))
3364 return rc;
3365
3366 /* optimize for the case where access is completely within the first page. */
3367 size_t cbPage = GUEST_PAGE_SIZE - ((RTGCUINTPTR)GCPtrDst & GUEST_PAGE_OFFSET_MASK);
3368 if (RT_LIKELY(cb <= cbPage))
3369 {
3370 memcpy(pvDst, pvSrc, cb);
3371 PGMPhysReleasePageMappingLock(pVM, &Lock);
3372 return VINF_SUCCESS;
3373 }
3374
3375 /* copy to the end of the page. */
3376 memcpy(pvDst, pvSrc, cbPage);
3377 PGMPhysReleasePageMappingLock(pVM, &Lock);
3378 GCPtrDst = (RTGCPTR)((RTGCUINTPTR)GCPtrDst + cbPage);
3379 pvSrc = (const uint8_t *)pvSrc + cbPage;
3380 cb -= cbPage;
3381
3382 /*
3383 * Page by page.
3384 */
3385 for (;;)
3386 {
3387 /* map the page */
3388 rc = PGMPhysGCPtr2CCPtr(pVCpu, GCPtrDst, &pvDst, &Lock);
3389 if (RT_FAILURE(rc))
3390 return rc;
3391
3392 /* last page? */
3393 if (cb <= GUEST_PAGE_SIZE)
3394 {
3395 memcpy(pvDst, pvSrc, cb);
3396 PGMPhysReleasePageMappingLock(pVM, &Lock);
3397 return VINF_SUCCESS;
3398 }
3399
3400 /* copy the entire page and advance */
3401 memcpy(pvDst, pvSrc, GUEST_PAGE_SIZE);
3402 PGMPhysReleasePageMappingLock(pVM, &Lock);
3403 GCPtrDst = (RTGCPTR)((RTGCUINTPTR)GCPtrDst + GUEST_PAGE_SIZE);
3404 pvSrc = (const uint8_t *)pvSrc + GUEST_PAGE_SIZE;
3405 cb -= GUEST_PAGE_SIZE;
3406 }
3407 /* won't ever get here. */
3408}
3409
3410
3411/**
3412 * Write to guest physical memory referenced by GC pointer and update the PTE.
3413 *
3414 * This function uses the current CR3/CR0/CR4 of the guest and will
3415 * bypass access handlers but will set any dirty and accessed bits in the PTE.
3416 *
3417 * If you don't want to set the dirty bit, use PGMPhysSimpleWriteGCPtr().
3418 *
3419 * @returns VBox status code.
3420 * @param pVCpu The cross context virtual CPU structure of the calling EMT.
3421 * @param GCPtrDst The destination address (GC pointer).
3422 * @param pvSrc The source address.
3423 * @param cb The number of bytes to write.
3424 */
3425VMMDECL(int) PGMPhysSimpleDirtyWriteGCPtr(PVMCPUCC pVCpu, RTGCPTR GCPtrDst, const void *pvSrc, size_t cb)
3426{
3427 PVMCC pVM = pVCpu->CTX_SUFF(pVM);
3428 VMCPU_ASSERT_EMT(pVCpu);
3429
3430 /*
3431 * Treat the first page as a special case.
3432 * Btw. this is the same code as in PGMPhyssimpleWriteGCPtr excep for the PGMGstModifyPage.
3433 */
3434 if (!cb)
3435 return VINF_SUCCESS;
3436
3437 /* map the 1st page */
3438 void *pvDst;
3439 PGMPAGEMAPLOCK Lock;
3440 int rc = PGMPhysGCPtr2CCPtr(pVCpu, GCPtrDst, &pvDst, &Lock);
3441 if (RT_FAILURE(rc))
3442 return rc;
3443
3444 /* optimize for the case where access is completely within the first page. */
3445 size_t cbPage = GUEST_PAGE_SIZE - ((RTGCUINTPTR)GCPtrDst & GUEST_PAGE_OFFSET_MASK);
3446 if (RT_LIKELY(cb <= cbPage))
3447 {
3448 memcpy(pvDst, pvSrc, cb);
3449 PGMPhysReleasePageMappingLock(pVM, &Lock);
3450 rc = PGMGstModifyPage(pVCpu, GCPtrDst, 1, X86_PTE_A | X86_PTE_D, ~(uint64_t)(X86_PTE_A | X86_PTE_D)); AssertRC(rc);
3451 return VINF_SUCCESS;
3452 }
3453
3454 /* copy to the end of the page. */
3455 memcpy(pvDst, pvSrc, cbPage);
3456 PGMPhysReleasePageMappingLock(pVM, &Lock);
3457 rc = PGMGstModifyPage(pVCpu, GCPtrDst, 1, X86_PTE_A | X86_PTE_D, ~(uint64_t)(X86_PTE_A | X86_PTE_D)); AssertRC(rc);
3458 GCPtrDst = (RTGCPTR)((RTGCUINTPTR)GCPtrDst + cbPage);
3459 pvSrc = (const uint8_t *)pvSrc + cbPage;
3460 cb -= cbPage;
3461
3462 /*
3463 * Page by page.
3464 */
3465 for (;;)
3466 {
3467 /* map the page */
3468 rc = PGMPhysGCPtr2CCPtr(pVCpu, GCPtrDst, &pvDst, &Lock);
3469 if (RT_FAILURE(rc))
3470 return rc;
3471
3472 /* last page? */
3473 if (cb <= GUEST_PAGE_SIZE)
3474 {
3475 memcpy(pvDst, pvSrc, cb);
3476 PGMPhysReleasePageMappingLock(pVM, &Lock);
3477 rc = PGMGstModifyPage(pVCpu, GCPtrDst, 1, X86_PTE_A | X86_PTE_D, ~(uint64_t)(X86_PTE_A | X86_PTE_D)); AssertRC(rc);
3478 return VINF_SUCCESS;
3479 }
3480
3481 /* copy the entire page and advance */
3482 memcpy(pvDst, pvSrc, GUEST_PAGE_SIZE);
3483 PGMPhysReleasePageMappingLock(pVM, &Lock);
3484 rc = PGMGstModifyPage(pVCpu, GCPtrDst, 1, X86_PTE_A | X86_PTE_D, ~(uint64_t)(X86_PTE_A | X86_PTE_D)); AssertRC(rc);
3485 GCPtrDst = (RTGCPTR)((RTGCUINTPTR)GCPtrDst + GUEST_PAGE_SIZE);
3486 pvSrc = (const uint8_t *)pvSrc + GUEST_PAGE_SIZE;
3487 cb -= GUEST_PAGE_SIZE;
3488 }
3489 /* won't ever get here. */
3490}
3491
3492
3493/**
3494 * Read from guest physical memory referenced by GC pointer.
3495 *
3496 * This function uses the current CR3/CR0/CR4 of the guest and will
3497 * respect access handlers and set accessed bits.
3498 *
3499 * @returns Strict VBox status, see PGMPhysRead for details.
3500 * @retval VERR_PAGE_TABLE_NOT_PRESENT if there is no page mapped at the
3501 * specified virtual address.
3502 *
3503 * @param pVCpu The cross context virtual CPU structure of the calling EMT.
3504 * @param pvDst The destination address.
3505 * @param GCPtrSrc The source address (GC pointer).
3506 * @param cb The number of bytes to read.
3507 * @param enmOrigin Who is calling.
3508 * @thread EMT(pVCpu)
3509 */
3510VMMDECL(VBOXSTRICTRC) PGMPhysReadGCPtr(PVMCPUCC pVCpu, void *pvDst, RTGCPTR GCPtrSrc, size_t cb, PGMACCESSORIGIN enmOrigin)
3511{
3512 int rc;
3513 PVMCC pVM = pVCpu->CTX_SUFF(pVM);
3514 VMCPU_ASSERT_EMT(pVCpu);
3515
3516 /*
3517 * Anything to do?
3518 */
3519 if (!cb)
3520 return VINF_SUCCESS;
3521
3522 LogFlow(("PGMPhysReadGCPtr: %RGv %zu\n", GCPtrSrc, cb));
3523
3524 /*
3525 * Optimize reads within a single page.
3526 */
3527 if (((RTGCUINTPTR)GCPtrSrc & GUEST_PAGE_OFFSET_MASK) + cb <= GUEST_PAGE_SIZE)
3528 {
3529 /* Convert virtual to physical address + flags */
3530 PGMPTWALK Walk;
3531 rc = PGMGstGetPage(pVCpu, (RTGCUINTPTR)GCPtrSrc, &Walk);
3532 AssertMsgRCReturn(rc, ("GetPage failed with %Rrc for %RGv\n", rc, GCPtrSrc), rc);
3533 RTGCPHYS const GCPhys = Walk.GCPhys | ((RTGCUINTPTR)GCPtrSrc & GUEST_PAGE_OFFSET_MASK);
3534
3535 /* mark the guest page as accessed. */
3536 if (!(Walk.fEffective & X86_PTE_A))
3537 {
3538 rc = PGMGstModifyPage(pVCpu, GCPtrSrc, 1, X86_PTE_A, ~(uint64_t)(X86_PTE_A));
3539 AssertRC(rc);
3540 }
3541
3542 return PGMPhysRead(pVM, GCPhys, pvDst, cb, enmOrigin);
3543 }
3544
3545 /*
3546 * Page by page.
3547 */
3548 for (;;)
3549 {
3550 /* Convert virtual to physical address + flags */
3551 PGMPTWALK Walk;
3552 rc = PGMGstGetPage(pVCpu, (RTGCUINTPTR)GCPtrSrc, &Walk);
3553 AssertMsgRCReturn(rc, ("GetPage failed with %Rrc for %RGv\n", rc, GCPtrSrc), rc);
3554 RTGCPHYS const GCPhys = Walk.GCPhys | ((RTGCUINTPTR)GCPtrSrc & GUEST_PAGE_OFFSET_MASK);
3555
3556 /* mark the guest page as accessed. */
3557 if (!(Walk.fEffective & X86_PTE_A))
3558 {
3559 rc = PGMGstModifyPage(pVCpu, GCPtrSrc, 1, X86_PTE_A, ~(uint64_t)(X86_PTE_A));
3560 AssertRC(rc);
3561 }
3562
3563 /* copy */
3564 size_t cbRead = GUEST_PAGE_SIZE - ((RTGCUINTPTR)GCPtrSrc & GUEST_PAGE_OFFSET_MASK);
3565 if (cbRead < cb)
3566 {
3567 VBOXSTRICTRC rcStrict = PGMPhysRead(pVM, GCPhys, pvDst, cbRead, enmOrigin);
3568 if (RT_LIKELY(rcStrict == VINF_SUCCESS))
3569 { /* likely */ }
3570 else
3571 return rcStrict;
3572 }
3573 else /* Last page (cbRead is GUEST_PAGE_SIZE, we only need cb!) */
3574 return PGMPhysRead(pVM, GCPhys, pvDst, cb, enmOrigin);
3575
3576 /* next */
3577 Assert(cb > cbRead);
3578 cb -= cbRead;
3579 pvDst = (uint8_t *)pvDst + cbRead;
3580 GCPtrSrc += cbRead;
3581 }
3582}
3583
3584
3585/**
3586 * Write to guest physical memory referenced by GC pointer.
3587 *
3588 * This function uses the current CR3/CR0/CR4 of the guest and will
3589 * respect access handlers and set dirty and accessed bits.
3590 *
3591 * @returns Strict VBox status, see PGMPhysWrite for details.
3592 * @retval VERR_PAGE_TABLE_NOT_PRESENT if there is no page mapped at the
3593 * specified virtual address.
3594 *
3595 * @param pVCpu The cross context virtual CPU structure of the calling EMT.
3596 * @param GCPtrDst The destination address (GC pointer).
3597 * @param pvSrc The source address.
3598 * @param cb The number of bytes to write.
3599 * @param enmOrigin Who is calling.
3600 */
3601VMMDECL(VBOXSTRICTRC) PGMPhysWriteGCPtr(PVMCPUCC pVCpu, RTGCPTR GCPtrDst, const void *pvSrc, size_t cb, PGMACCESSORIGIN enmOrigin)
3602{
3603 int rc;
3604 PVMCC pVM = pVCpu->CTX_SUFF(pVM);
3605 VMCPU_ASSERT_EMT(pVCpu);
3606
3607 /*
3608 * Anything to do?
3609 */
3610 if (!cb)
3611 return VINF_SUCCESS;
3612
3613 LogFlow(("PGMPhysWriteGCPtr: %RGv %zu\n", GCPtrDst, cb));
3614
3615 /*
3616 * Optimize writes within a single page.
3617 */
3618 if (((RTGCUINTPTR)GCPtrDst & GUEST_PAGE_OFFSET_MASK) + cb <= GUEST_PAGE_SIZE)
3619 {
3620 /* Convert virtual to physical address + flags */
3621 PGMPTWALK Walk;
3622 rc = PGMGstGetPage(pVCpu, (RTGCUINTPTR)GCPtrDst, &Walk);
3623 AssertMsgRCReturn(rc, ("GetPage failed with %Rrc for %RGv\n", rc, GCPtrDst), rc);
3624 RTGCPHYS const GCPhys = Walk.GCPhys | ((RTGCUINTPTR)GCPtrDst & GUEST_PAGE_OFFSET_MASK);
3625
3626 /* Mention when we ignore X86_PTE_RW... */
3627 if (!(Walk.fEffective & X86_PTE_RW))
3628 Log(("PGMPhysWriteGCPtr: Writing to RO page %RGv %#x\n", GCPtrDst, cb));
3629
3630 /* Mark the guest page as accessed and dirty if necessary. */
3631 if ((Walk.fEffective & (X86_PTE_A | X86_PTE_D)) != (X86_PTE_A | X86_PTE_D))
3632 {
3633 rc = PGMGstModifyPage(pVCpu, GCPtrDst, 1, X86_PTE_A | X86_PTE_D, ~(uint64_t)(X86_PTE_A | X86_PTE_D));
3634 AssertRC(rc);
3635 }
3636
3637 return PGMPhysWrite(pVM, GCPhys, pvSrc, cb, enmOrigin);
3638 }
3639
3640 /*
3641 * Page by page.
3642 */
3643 for (;;)
3644 {
3645 /* Convert virtual to physical address + flags */
3646 PGMPTWALK Walk;
3647 rc = PGMGstGetPage(pVCpu, (RTGCUINTPTR)GCPtrDst, &Walk);
3648 AssertMsgRCReturn(rc, ("GetPage failed with %Rrc for %RGv\n", rc, GCPtrDst), rc);
3649 RTGCPHYS const GCPhys = Walk.GCPhys | ((RTGCUINTPTR)GCPtrDst & GUEST_PAGE_OFFSET_MASK);
3650
3651 /* Mention when we ignore X86_PTE_RW... */
3652 if (!(Walk.fEffective & X86_PTE_RW))
3653 Log(("PGMPhysWriteGCPtr: Writing to RO page %RGv %#x\n", GCPtrDst, cb));
3654
3655 /* Mark the guest page as accessed and dirty if necessary. */
3656 if ((Walk.fEffective & (X86_PTE_A | X86_PTE_D)) != (X86_PTE_A | X86_PTE_D))
3657 {
3658 rc = PGMGstModifyPage(pVCpu, GCPtrDst, 1, X86_PTE_A | X86_PTE_D, ~(uint64_t)(X86_PTE_A | X86_PTE_D));
3659 AssertRC(rc);
3660 }
3661
3662 /* copy */
3663 size_t cbWrite = GUEST_PAGE_SIZE - ((RTGCUINTPTR)GCPtrDst & GUEST_PAGE_OFFSET_MASK);
3664 if (cbWrite < cb)
3665 {
3666 VBOXSTRICTRC rcStrict = PGMPhysWrite(pVM, GCPhys, pvSrc, cbWrite, enmOrigin);
3667 if (RT_LIKELY(rcStrict == VINF_SUCCESS))
3668 { /* likely */ }
3669 else
3670 return rcStrict;
3671 }
3672 else /* Last page (cbWrite is GUEST_PAGE_SIZE, we only need cb!) */
3673 return PGMPhysWrite(pVM, GCPhys, pvSrc, cb, enmOrigin);
3674
3675 /* next */
3676 Assert(cb > cbWrite);
3677 cb -= cbWrite;
3678 pvSrc = (uint8_t *)pvSrc + cbWrite;
3679 GCPtrDst += cbWrite;
3680 }
3681}
3682
3683
3684/**
3685 * Return the page type of the specified physical address.
3686 *
3687 * @returns The page type.
3688 * @param pVM The cross context VM structure.
3689 * @param GCPhys Guest physical address
3690 */
3691VMM_INT_DECL(PGMPAGETYPE) PGMPhysGetPageType(PVMCC pVM, RTGCPHYS GCPhys)
3692{
3693 PGM_LOCK_VOID(pVM);
3694 PPGMPAGE pPage = pgmPhysGetPage(pVM, GCPhys);
3695 PGMPAGETYPE enmPgType = pPage ? (PGMPAGETYPE)PGM_PAGE_GET_TYPE(pPage) : PGMPAGETYPE_INVALID;
3696 PGM_UNLOCK(pVM);
3697
3698 return enmPgType;
3699}
3700
3701
3702/**
3703 * Converts a GC physical address to a HC ring-3 pointer, with some
3704 * additional checks.
3705 *
3706 * @returns VBox status code (no informational statuses).
3707 *
3708 * @param pVM The cross context VM structure.
3709 * @param pVCpu The cross context virtual CPU structure of the
3710 * calling EMT.
3711 * @param GCPhys The GC physical address to convert. This API mask
3712 * the A20 line when necessary.
3713 * @param puTlbPhysRev Where to read the physical TLB revision. Needs to
3714 * be done while holding the PGM lock.
3715 * @param ppb Where to store the pointer corresponding to GCPhys
3716 * on success.
3717 * @param pfTlb The TLB flags and revision. We only add stuff.
3718 *
3719 * @remarks This is more or a less a copy of PGMR3PhysTlbGCPhys2Ptr and
3720 * PGMPhysIemGCPhys2Ptr.
3721 *
3722 * @thread EMT(pVCpu).
3723 */
3724VMM_INT_DECL(int) PGMPhysIemGCPhys2PtrNoLock(PVMCC pVM, PVMCPUCC pVCpu, RTGCPHYS GCPhys, uint64_t const volatile *puTlbPhysRev,
3725 R3R0PTRTYPE(uint8_t *) *ppb,
3726 uint64_t *pfTlb)
3727{
3728 PGM_A20_APPLY_TO_VAR(pVCpu, GCPhys);
3729 Assert(!(GCPhys & X86_PAGE_OFFSET_MASK));
3730
3731 PGM_LOCK_VOID(pVM);
3732
3733 PPGMRAMRANGE pRam;
3734 PPGMPAGE pPage;
3735 int rc = pgmPhysGetPageAndRangeEx(pVM, GCPhys, &pPage, &pRam);
3736 if (RT_SUCCESS(rc))
3737 {
3738 if (!PGM_PAGE_IS_BALLOONED(pPage))
3739 {
3740 if (!PGM_PAGE_IS_SPECIAL_ALIAS_MMIO(pPage))
3741 {
3742 if (!PGM_PAGE_HAS_ANY_HANDLERS(pPage))
3743 {
3744 /*
3745 * No access handler.
3746 */
3747 switch (PGM_PAGE_GET_STATE(pPage))
3748 {
3749 case PGM_PAGE_STATE_ALLOCATED:
3750 Assert(!PGM_PAGE_IS_CODE_PAGE(pPage));
3751 *pfTlb |= *puTlbPhysRev;
3752 break;
3753 case PGM_PAGE_STATE_BALLOONED:
3754 AssertFailed();
3755 RT_FALL_THRU();
3756 case PGM_PAGE_STATE_ZERO:
3757 case PGM_PAGE_STATE_SHARED:
3758 case PGM_PAGE_STATE_WRITE_MONITORED:
3759 if (!PGM_PAGE_IS_CODE_PAGE(pPage))
3760 *pfTlb |= *puTlbPhysRev | PGMIEMGCPHYS2PTR_F_NO_WRITE;
3761 else
3762 *pfTlb |= *puTlbPhysRev | PGMIEMGCPHYS2PTR_F_NO_WRITE | PGMIEMGCPHYS2PTR_F_CODE_PAGE;
3763 break;
3764 }
3765
3766 PPGMPAGEMAPTLBE pTlbe;
3767 rc = pgmPhysPageQueryTlbeWithPage(pVM, pPage, GCPhys, &pTlbe);
3768 AssertLogRelRCReturn(rc, rc);
3769 *ppb = (uint8_t *)pTlbe->pv;
3770 }
3771 else if (PGM_PAGE_HAS_ACTIVE_ALL_HANDLERS(pPage))
3772 {
3773 /*
3774 * MMIO or similar all access handler: Catch all access.
3775 */
3776 *pfTlb |= *puTlbPhysRev
3777 | PGMIEMGCPHYS2PTR_F_NO_WRITE | PGMIEMGCPHYS2PTR_F_NO_READ | PGMIEMGCPHYS2PTR_F_NO_MAPPINGR3;
3778 *ppb = NULL;
3779 }
3780 else
3781 {
3782 /*
3783 * Write access handler: Catch write accesses if active.
3784 */
3785 if (PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage))
3786 {
3787 if (!PGM_PAGE_IS_CODE_PAGE(pPage)) /* ROM pages end up here */
3788 *pfTlb |= *puTlbPhysRev | PGMIEMGCPHYS2PTR_F_NO_WRITE;
3789 else
3790 *pfTlb |= *puTlbPhysRev | PGMIEMGCPHYS2PTR_F_NO_WRITE | PGMIEMGCPHYS2PTR_F_CODE_PAGE;
3791 }
3792 else
3793 switch (PGM_PAGE_GET_STATE(pPage))
3794 {
3795 case PGM_PAGE_STATE_ALLOCATED:
3796 Assert(!PGM_PAGE_IS_CODE_PAGE(pPage));
3797 *pfTlb |= *puTlbPhysRev;
3798 break;
3799 case PGM_PAGE_STATE_BALLOONED:
3800 AssertFailed();
3801 RT_FALL_THRU();
3802 case PGM_PAGE_STATE_ZERO:
3803 case PGM_PAGE_STATE_SHARED:
3804 case PGM_PAGE_STATE_WRITE_MONITORED:
3805 if (!PGM_PAGE_IS_CODE_PAGE(pPage))
3806 *pfTlb |= *puTlbPhysRev | PGMIEMGCPHYS2PTR_F_NO_WRITE;
3807 else
3808 *pfTlb |= *puTlbPhysRev | PGMIEMGCPHYS2PTR_F_NO_WRITE | PGMIEMGCPHYS2PTR_F_CODE_PAGE;
3809 break;
3810 }
3811
3812 PPGMPAGEMAPTLBE pTlbe;
3813 rc = pgmPhysPageQueryTlbeWithPage(pVM, pPage, GCPhys, &pTlbe);
3814 AssertLogRelRCReturn(rc, rc);
3815 *ppb = (uint8_t *)pTlbe->pv;
3816 }
3817 }
3818 else
3819 {
3820 /* Alias MMIO: For now, we catch all access. */
3821 *pfTlb |= *puTlbPhysRev
3822 | PGMIEMGCPHYS2PTR_F_NO_WRITE | PGMIEMGCPHYS2PTR_F_NO_READ | PGMIEMGCPHYS2PTR_F_NO_MAPPINGR3;
3823 *ppb = NULL;
3824 }
3825 }
3826 else
3827 {
3828 /* Ballooned: Shouldn't get here, but we read zero page via PGMPhysRead and writes goes to /dev/null. */
3829 *pfTlb |= *puTlbPhysRev | PGMIEMGCPHYS2PTR_F_NO_WRITE | PGMIEMGCPHYS2PTR_F_NO_READ | PGMIEMGCPHYS2PTR_F_NO_MAPPINGR3;
3830 *ppb = NULL;
3831 }
3832 Log6(("PGMPhysIemGCPhys2PtrNoLock: GCPhys=%RGp *ppb=%p *pfTlb=%#RX64 pPage=%R[pgmpage]\n", GCPhys, *ppb, *pfTlb, pPage));
3833 }
3834 else
3835 {
3836 *pfTlb |= *puTlbPhysRev | PGMIEMGCPHYS2PTR_F_NO_WRITE | PGMIEMGCPHYS2PTR_F_NO_READ
3837 | PGMIEMGCPHYS2PTR_F_NO_MAPPINGR3 | PGMIEMGCPHYS2PTR_F_UNASSIGNED;
3838 *ppb = NULL;
3839 Log6(("PGMPhysIemGCPhys2PtrNoLock: GCPhys=%RGp *ppb=%p *pfTlb=%#RX64 (rc=%Rrc)\n", GCPhys, *ppb, *pfTlb, rc));
3840 }
3841
3842 PGM_UNLOCK(pVM);
3843 return VINF_SUCCESS;
3844}
3845
3846
3847/**
3848 * Converts a GC physical address to a HC ring-3 pointer, with some
3849 * additional checks.
3850 *
3851 * @returns VBox status code (no informational statuses).
3852 * @retval VINF_SUCCESS on success.
3853 * @retval VERR_PGM_PHYS_TLB_CATCH_WRITE and *ppv set if the page has a write
3854 * access handler of some kind.
3855 * @retval VERR_PGM_PHYS_TLB_CATCH_ALL if the page has a handler catching all
3856 * accesses or is odd in any way.
3857 * @retval VERR_PGM_PHYS_TLB_UNASSIGNED if the page doesn't exist.
3858 *
3859 * @param pVM The cross context VM structure.
3860 * @param pVCpu The cross context virtual CPU structure of the
3861 * calling EMT.
3862 * @param GCPhys The GC physical address to convert. This API mask
3863 * the A20 line when necessary.
3864 * @param fWritable Whether write access is required.
3865 * @param fByPassHandlers Whether to bypass access handlers.
3866 * @param ppv Where to store the pointer corresponding to GCPhys
3867 * on success.
3868 * @param pLock
3869 *
3870 * @remarks This is more or a less a copy of PGMR3PhysTlbGCPhys2Ptr.
3871 * @thread EMT(pVCpu).
3872 */
3873VMM_INT_DECL(int) PGMPhysIemGCPhys2Ptr(PVMCC pVM, PVMCPUCC pVCpu, RTGCPHYS GCPhys, bool fWritable, bool fByPassHandlers,
3874 void **ppv, PPGMPAGEMAPLOCK pLock)
3875{
3876 PGM_A20_APPLY_TO_VAR(pVCpu, GCPhys);
3877
3878 PGM_LOCK_VOID(pVM);
3879
3880 PPGMRAMRANGE pRam;
3881 PPGMPAGE pPage;
3882 int rc = pgmPhysGetPageAndRangeEx(pVM, GCPhys, &pPage, &pRam);
3883 if (RT_SUCCESS(rc))
3884 {
3885 if (PGM_PAGE_IS_BALLOONED(pPage))
3886 rc = VERR_PGM_PHYS_TLB_CATCH_WRITE;
3887 else if (PGM_PAGE_IS_SPECIAL_ALIAS_MMIO(pPage))
3888 rc = VERR_PGM_PHYS_TLB_CATCH_ALL;
3889 else if ( !PGM_PAGE_HAS_ANY_HANDLERS(pPage)
3890 || (fByPassHandlers && !PGM_PAGE_IS_MMIO(pPage)) )
3891 rc = VINF_SUCCESS;
3892 else
3893 {
3894 if (PGM_PAGE_HAS_ACTIVE_ALL_HANDLERS(pPage)) /* catches MMIO */
3895 {
3896 Assert(!fByPassHandlers || PGM_PAGE_IS_MMIO(pPage));
3897 rc = VERR_PGM_PHYS_TLB_CATCH_ALL;
3898 }
3899 else if (PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage) && fWritable)
3900 {
3901 Assert(!fByPassHandlers);
3902 rc = VERR_PGM_PHYS_TLB_CATCH_WRITE;
3903 }
3904 }
3905 if (RT_SUCCESS(rc))
3906 {
3907 int rc2;
3908
3909 /* Make sure what we return is writable. */
3910 if (fWritable)
3911 switch (PGM_PAGE_GET_STATE(pPage))
3912 {
3913 case PGM_PAGE_STATE_ALLOCATED:
3914 break;
3915 case PGM_PAGE_STATE_BALLOONED:
3916 AssertFailed();
3917 break;
3918 case PGM_PAGE_STATE_ZERO:
3919 case PGM_PAGE_STATE_SHARED:
3920 case PGM_PAGE_STATE_WRITE_MONITORED:
3921 rc2 = pgmPhysPageMakeWritable(pVM, pPage, GCPhys & ~(RTGCPHYS)GUEST_PAGE_OFFSET_MASK);
3922 AssertLogRelRCReturn(rc2, rc2);
3923 break;
3924 }
3925
3926 /* Get a ring-3 mapping of the address. */
3927 PPGMPAGEMAPTLBE pTlbe;
3928 rc2 = pgmPhysPageQueryTlbeWithPage(pVM, pPage, GCPhys, &pTlbe);
3929 AssertLogRelRCReturn(rc2, rc2);
3930
3931 /* Lock it and calculate the address. */
3932 if (fWritable)
3933 pgmPhysPageMapLockForWriting(pVM, pPage, pTlbe, pLock);
3934 else
3935 pgmPhysPageMapLockForReading(pVM, pPage, pTlbe, pLock);
3936 *ppv = (void *)((uintptr_t)pTlbe->pv | (uintptr_t)(GCPhys & GUEST_PAGE_OFFSET_MASK));
3937
3938 Log6(("PGMPhysIemGCPhys2Ptr: GCPhys=%RGp rc=%Rrc pPage=%R[pgmpage] *ppv=%p\n", GCPhys, rc, pPage, *ppv));
3939 }
3940 else
3941 Log6(("PGMPhysIemGCPhys2Ptr: GCPhys=%RGp rc=%Rrc pPage=%R[pgmpage]\n", GCPhys, rc, pPage));
3942
3943 /* else: handler catching all access, no pointer returned. */
3944 }
3945 else
3946 rc = VERR_PGM_PHYS_TLB_UNASSIGNED;
3947
3948 PGM_UNLOCK(pVM);
3949 return rc;
3950}
3951
3952
3953/**
3954 * Checks if the give GCPhys page requires special handling for the given access
3955 * because it's MMIO or otherwise monitored.
3956 *
3957 * @returns VBox status code (no informational statuses).
3958 * @retval VINF_SUCCESS on success.
3959 * @retval VERR_PGM_PHYS_TLB_CATCH_WRITE and *ppv set if the page has a write
3960 * access handler of some kind.
3961 * @retval VERR_PGM_PHYS_TLB_CATCH_ALL if the page has a handler catching all
3962 * accesses or is odd in any way.
3963 * @retval VERR_PGM_PHYS_TLB_UNASSIGNED if the page doesn't exist.
3964 *
3965 * @param pVM The cross context VM structure.
3966 * @param GCPhys The GC physical address to convert. Since this is
3967 * only used for filling the REM TLB, the A20 mask must
3968 * be applied before calling this API.
3969 * @param fWritable Whether write access is required.
3970 * @param fByPassHandlers Whether to bypass access handlers.
3971 *
3972 * @remarks This is a watered down version PGMPhysIemGCPhys2Ptr and really just
3973 * a stop gap thing that should be removed once there is a better TLB
3974 * for virtual address accesses.
3975 */
3976VMM_INT_DECL(int) PGMPhysIemQueryAccess(PVMCC pVM, RTGCPHYS GCPhys, bool fWritable, bool fByPassHandlers)
3977{
3978 PGM_LOCK_VOID(pVM);
3979 PGM_A20_ASSERT_MASKED(VMMGetCpu(pVM), GCPhys);
3980
3981 PPGMRAMRANGE pRam;
3982 PPGMPAGE pPage;
3983 int rc = pgmPhysGetPageAndRangeEx(pVM, GCPhys, &pPage, &pRam);
3984 if (RT_SUCCESS(rc))
3985 {
3986 if (PGM_PAGE_IS_BALLOONED(pPage))
3987 rc = VERR_PGM_PHYS_TLB_CATCH_WRITE;
3988 else if (PGM_PAGE_IS_SPECIAL_ALIAS_MMIO(pPage))
3989 rc = VERR_PGM_PHYS_TLB_CATCH_ALL;
3990 else if ( !PGM_PAGE_HAS_ANY_HANDLERS(pPage)
3991 || (fByPassHandlers && !PGM_PAGE_IS_MMIO(pPage)) )
3992 rc = VINF_SUCCESS;
3993 else
3994 {
3995 if (PGM_PAGE_HAS_ACTIVE_ALL_HANDLERS(pPage)) /* catches MMIO */
3996 {
3997 Assert(!fByPassHandlers || PGM_PAGE_IS_MMIO(pPage));
3998 rc = VERR_PGM_PHYS_TLB_CATCH_ALL;
3999 }
4000 else if (PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage) && fWritable)
4001 {
4002 Assert(!fByPassHandlers);
4003 rc = VERR_PGM_PHYS_TLB_CATCH_WRITE;
4004 }
4005 }
4006 }
4007
4008 PGM_UNLOCK(pVM);
4009 return rc;
4010}
4011
4012#ifdef VBOX_WITH_NATIVE_NEM
4013
4014/**
4015 * Interface used by NEM to check what to do on a memory access exit.
4016 *
4017 * @returns VBox status code.
4018 * @param pVM The cross context VM structure.
4019 * @param pVCpu The cross context per virtual CPU structure.
4020 * Optional.
4021 * @param GCPhys The guest physical address.
4022 * @param fMakeWritable Whether to try make the page writable or not. If it
4023 * cannot be made writable, NEM_PAGE_PROT_WRITE won't
4024 * be returned and the return code will be unaffected
4025 * @param pInfo Where to return the page information. This is
4026 * initialized even on failure.
4027 * @param pfnChecker Page in-sync checker callback. Optional.
4028 * @param pvUser User argument to pass to pfnChecker.
4029 */
4030VMM_INT_DECL(int) PGMPhysNemPageInfoChecker(PVMCC pVM, PVMCPUCC pVCpu, RTGCPHYS GCPhys, bool fMakeWritable, PPGMPHYSNEMPAGEINFO pInfo,
4031 PFNPGMPHYSNEMCHECKPAGE pfnChecker, void *pvUser)
4032{
4033 PGM_LOCK_VOID(pVM);
4034
4035 PPGMPAGE pPage;
4036 int rc = pgmPhysGetPageEx(pVM, GCPhys, &pPage);
4037 if (RT_SUCCESS(rc))
4038 {
4039 /* Try make it writable if requested. */
4040 pInfo->u2OldNemState = PGM_PAGE_GET_NEM_STATE(pPage);
4041 if (fMakeWritable)
4042 switch (PGM_PAGE_GET_STATE(pPage))
4043 {
4044 case PGM_PAGE_STATE_SHARED:
4045 case PGM_PAGE_STATE_WRITE_MONITORED:
4046 case PGM_PAGE_STATE_ZERO:
4047 rc = pgmPhysPageMakeWritable(pVM, pPage, GCPhys);
4048 if (rc == VERR_PGM_PHYS_PAGE_RESERVED)
4049 rc = VINF_SUCCESS;
4050 break;
4051 }
4052
4053 /* Fill in the info. */
4054 pInfo->HCPhys = PGM_PAGE_GET_HCPHYS(pPage);
4055 pInfo->u2NemState = PGM_PAGE_GET_NEM_STATE(pPage);
4056 pInfo->fHasHandlers = PGM_PAGE_HAS_ACTIVE_HANDLERS(pPage) ? 1 : 0;
4057 PGMPAGETYPE const enmType = (PGMPAGETYPE)PGM_PAGE_GET_TYPE(pPage);
4058 pInfo->enmType = enmType;
4059 pInfo->fNemProt = pgmPhysPageCalcNemProtection(pPage, enmType);
4060 switch (PGM_PAGE_GET_STATE(pPage))
4061 {
4062 case PGM_PAGE_STATE_ALLOCATED:
4063 pInfo->fZeroPage = 0;
4064 break;
4065
4066 case PGM_PAGE_STATE_ZERO:
4067 pInfo->fZeroPage = 1;
4068 break;
4069
4070 case PGM_PAGE_STATE_WRITE_MONITORED:
4071 pInfo->fZeroPage = 0;
4072 break;
4073
4074 case PGM_PAGE_STATE_SHARED:
4075 pInfo->fZeroPage = 0;
4076 break;
4077
4078 case PGM_PAGE_STATE_BALLOONED:
4079 pInfo->fZeroPage = 1;
4080 break;
4081
4082 default:
4083 pInfo->fZeroPage = 1;
4084 AssertFailedStmt(rc = VERR_PGM_PHYS_PAGE_GET_IPE);
4085 }
4086
4087 /* Call the checker and update NEM state. */
4088 if (pfnChecker)
4089 {
4090 rc = pfnChecker(pVM, pVCpu, GCPhys, pInfo, pvUser);
4091 PGM_PAGE_SET_NEM_STATE(pPage, pInfo->u2NemState);
4092 }
4093
4094 /* Done. */
4095 PGM_UNLOCK(pVM);
4096 }
4097 else
4098 {
4099 PGM_UNLOCK(pVM);
4100
4101 pInfo->HCPhys = NIL_RTHCPHYS;
4102 pInfo->fNemProt = NEM_PAGE_PROT_NONE;
4103 pInfo->u2NemState = 0;
4104 pInfo->fHasHandlers = 0;
4105 pInfo->fZeroPage = 0;
4106 pInfo->enmType = PGMPAGETYPE_INVALID;
4107 }
4108
4109 return rc;
4110}
4111
4112
4113/**
4114 * NEM helper that performs @a pfnCallback on pages with NEM state @a uMinState
4115 * or higher.
4116 *
4117 * @returns VBox status code from callback.
4118 * @param pVM The cross context VM structure.
4119 * @param pVCpu The cross context per CPU structure. This is
4120 * optional as its only for passing to callback.
4121 * @param uMinState The minimum NEM state value to call on.
4122 * @param pfnCallback The callback function.
4123 * @param pvUser User argument for the callback.
4124 */
4125VMM_INT_DECL(int) PGMPhysNemEnumPagesByState(PVMCC pVM, PVMCPUCC pVCpu, uint8_t uMinState,
4126 PFNPGMPHYSNEMENUMCALLBACK pfnCallback, void *pvUser)
4127{
4128 /*
4129 * Just brute force this problem.
4130 */
4131 PGM_LOCK_VOID(pVM);
4132 int rc = VINF_SUCCESS;
4133 for (PPGMRAMRANGE pRam = pVM->pgm.s.CTX_SUFF(pRamRangesX); pRam; pRam = pRam->CTX_SUFF(pNext))
4134 {
4135 uint32_t const cPages = pRam->cb >> X86_PAGE_SHIFT;
4136 for (uint32_t iPage = 0; iPage < cPages; iPage++)
4137 {
4138 uint8_t u2State = PGM_PAGE_GET_NEM_STATE(&pRam->aPages[iPage]);
4139 if (u2State < uMinState)
4140 { /* likely */ }
4141 else
4142 {
4143 rc = pfnCallback(pVM, pVCpu, pRam->GCPhys + ((RTGCPHYS)iPage << X86_PAGE_SHIFT), &u2State, pvUser);
4144 if (RT_SUCCESS(rc))
4145 PGM_PAGE_SET_NEM_STATE(&pRam->aPages[iPage], u2State);
4146 else
4147 break;
4148 }
4149 }
4150 }
4151 PGM_UNLOCK(pVM);
4152
4153 return rc;
4154}
4155
4156
4157/**
4158 * Helper for setting the NEM state for a range of pages.
4159 *
4160 * @param paPages Array of pages to modify.
4161 * @param cPages How many pages to modify.
4162 * @param u2State The new state value.
4163 */
4164void pgmPhysSetNemStateForPages(PPGMPAGE paPages, RTGCPHYS cPages, uint8_t u2State)
4165{
4166 PPGMPAGE pPage = paPages;
4167 while (cPages-- > 0)
4168 {
4169 PGM_PAGE_SET_NEM_STATE(pPage, u2State);
4170 pPage++;
4171 }
4172}
4173
4174#endif /* VBOX_WITH_NATIVE_NEM */
4175
Note: See TracBrowser for help on using the repository browser.

© 2023 Oracle
ContactPrivacy policyTerms of Use